位置:72T36115L5BBI > 72T36115L5BBI详情
72T36115L5BBI中文资料
72T36115L5BBI数据手册规格书PDF详情
DESCRIPTION:
The IDT72T3645/72T3655/72T3665/72T3675/72T3685/72T3695/72T36105/72T36115/72T36125 are exceptionally deep, extrememly high speed, CMOS First-In-First-Out (FIFO) memories with clocked read and write controls and a flexible Bus-Matching x36/x18/x9 data flow. These FIFOs offer several key user benefits:
• Flexible x36/x18/x9 Bus-Matching on both read and write ports
• A user selectable MARK location for retransmit
• User selectable I/O structure for HSTL or LVTTL
• Asynchronous/Synchronous translation on the read or write ports
• The first word data latency period, from the time the first word is written to an empty FIFO to the time it can be read, is fixed and short.
• High density offerings up to 9 Mbit
Bus-Matching TeraSync FIFOs are particularly appropriate for network, video, telecommunications, data communications and other applications that need to buffer large amounts of data and match busses of unequal sizes.
FEATURES:
• Choose among the following memory organizations:
IDT72T3645 ― 1,024 x 36
IDT72T3655 ― 2,048 x 36
IDT72T3665 ― 4,096 x 36
IDT72T3675 ― 8,192 x 36
IDT72T3685 ― 16,384 x 36
IDT72T3695 ― 32,768 x 36
IDT72T36105 ― 65,536 x 36
IDT72T36115 ― 131,072 x 36
IDT72T36125 ― 262,144 x 36
• Up to 225 MHz Operation of Clocks
• User selectable HSTL/LVTTL Input and/or Output
• 2.5V LVTTL or 1.8V, 1.5V HSTL Port Selectable Input/Ouput voltage
• 3.3V Input tolerant
• Read Enable & Read Clock Echo outputs aid high speed operation
• User selectable Asynchronous read and/or write port timing
• Mark & Retransmit, resets read pointer to user marked position
• Write Chip Select (WCS) input enables/disables Write operations
• Read Chip Select (RCS) synchronous to RCLK
• Programmable Almost-Empty and Almost-Full flags, each flag can default to one of eight preselected offsets
• Program programmable flags by either serial or parallel means
• Selectable synchronous/asynchronous timing modes for AlmostEmpty and Almost-Full flags
• Separate SCLK input for Serial programming of flag offsets
• User selectable input and output port bus-sizing
- x36 in to x36 out
- x36 in to x18 out
- x36 in to x9 out
- x18 in to x36 out
- x9 in to x36 out
• Big-Endian/Little-Endian user selectable byte representation
• Auto power down minimizes standby power consumption
• Master Reset clears entire FIFO
• Partial Reset clears data, but retains programmable settings
• Empty, Full and Half-Full flags signal FIFO status
• Select IDT Standard timing (using EF and FF flags) or First Word Fall Through timing (using OR and IR flags)
• Output enable puts data outputs into high impedance state
• JTAG port, provided for Boundary Scan function
• Available in 208-pin (17mm x 17mm) or 240-pin (19mm x 19mm) Plastic Ball Grid Array (PBGA)
• Easily expandable in depth and width
• Independent Read and Write Clocks (permit reading and writing simultaneously)
• High-performance submicron CMOS technology
• Industrial temperature range (–40°C to +85°C) is available
| 供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
|---|---|---|---|---|---|---|---|
IDT |
25+ |
BGA-240 |
10 |
就找我吧!--邀您体验愉快问购元件! |
|||
IDT, Integrated Device Technol |
24+ |
240-PBGA(19x19) |
53200 |
一级代理/放心采购 |
|||
IDT |
23+ |
BGA |
50000 |
全新原装正品现货,支持订货 |
|||
IDT |
24+ |
NA/ |
3260 |
原装现货,当天可交货,原型号开票 |
|||
IDT/RENESAS |
22+ |
BB240, BBG240 |
24500 |
瑞萨全系列在售 |
|||
RENESAS(瑞萨)/IDT |
2447 |
PBGA-240(19x19) |
315000 |
1个/托盘一级代理专营品牌!原装正品,优势现货,长期 |
|||
RENESAS(瑞萨)/IDT |
2021+ |
PBGA-240(19x19) |
499 |
||||
RENESAS(瑞萨)/IDT |
24+ |
PBGA240(19x19) |
7350 |
现货供应,当天可交货!免费送样,原厂技术支持!!! |
|||
24+ |
N/A |
82000 |
一级代理-主营优势-实惠价格-不悔选择 |
||||
Renesas |
25+ |
电联咨询 |
7800 |
公司现货,提供拆样技术支持 |
72T36115L5BBI 资料下载更多...
72T36115L5BBI 芯片相关型号
- 0151330502
- 0151330705
- 0151330802
- 14-35W000-10
- 72T18115L5BBGI
- 72T18125L10BB
- 8V79S680NLGI
- BFB1624H
- CGA3E2X7R1H472K080AA_17
- CGA3E2X7R1H473M080AA_17
- CGA3E3X5R0J335K080AB_17
- CGA3E3X5R1E105M080AB_17
- DPS-100AP-11-A
- DPS-1600AB-12A
- E48SC3R325NNFA
- G23AP
- ICS853S9252I
- M4212
- MCL4448_R1_10001
- MPC5604BKMLQ4R
- MPC5604BKMLQ6R
- VC0603K251R017
- VC0603M401R014
- VC0805K122R014
- VC1206L151R014
- XLH71V
- XLJ710
- XLL520
- XUL_17
IDT相关芯片制造商
Datasheet数据表PDF页码索引
- P1
- P2
- P3
- P4
- P5
- P6
- P7
- P8
- P9
- P10
- P11
- P12
- P13
- P14
- P15
- P16
- P17
- P18
- P19
- P20
- P21
- P22
- P23
- P24
- P25
- P26
- P27
- P28
- P29
- P30
- P31
- P32
- P33
- P34
- P35
- P36
- P37
- P38
- P39
- P40
- P41
- P42
- P43
- P44
- P45
- P46
- P47
- P48
- P49
- P50
- P51
- P52
- P53
- P54
- P55
- P56
- P57
- P58
- P59
- P60
- P61
- P62
- P63
- P64
- P65
- P66
- P67
- P68
- P69
- P70
- P71
- P72
- P73
- P74
- P75
- P76
- P77
- P78
- P79
- P80
- P81
- P82
- P83
- P84
- P85
- P86
- P87
- P88
- P89
- P90
- P91
- P92
- P93
- P94
- P95
- P96
- P97
- P98
- P99
- P100
- P101
- P102
- P103
- P104
- P105
- P106
