型号 功能描述 生产厂家&企业 LOGO 操作
ISPLSI1032-60LG

In-System Programmable High Density PLD

Description The ispLSI and pLSI 1032 are High-Density Programmable Logic Devices containing 192 Registers, 64 Universal I/O pins, eight Dedicated Input pins, four Dedicated Clock Input pins and a Global Routing Pool (GRP). The GRP provides complete interconnectivity between all of these elements.

Lattice

莱迪思

In-System Programmable High Density PLD

Description The ispLSI and pLSI 1032 are High-Density Programmable Logic Devices containing 192 Registers, 64 Universal I/O pins, eight Dedicated Input pins, four Dedicated Clock Input pins and a Global Routing Pool (GRP). The GRP provides complete interconnectivity between all of these elements.

Lattice

莱迪思

In-System Programmable High Density PLD

Description The ispLSI and pLSI 1032 are High-Density Programmable Logic Devices containing 192 Registers, 64 Universal I/O pins, eight Dedicated Input pins, four Dedicated Clock Input pins and a Global Routing Pool (GRP). The GRP provides complete interconnectivity between all of these elements.

Lattice

莱迪思

In-System Programmable High Density PLD

Description The ispLSI 1032/883 is a High-Density Programmable Logic Device processed in full compliance to MIL-STD-883. This military grade device contains 192 Registers, 64 Universal I/O pins, eight Dedicated Input pins, four Dedicated Clock Input pins and a Global Routing Pool (GRP). The GRP p

Lattice

莱迪思

In-System Programmable High Density PLD

Description The ispLSI and pLSI 1032 are High-Density Programmable Logic Devices containing 192 Registers, 64 Universal I/O pins, eight Dedicated Input pins, four Dedicated Clock Input pins and a Global Routing Pool (GRP). The GRP provides complete interconnectivity between all of these elements.

Lattice

莱迪思

In-System Programmable High Density PLD

Description The ispLSI and pLSI 1032 are High-Density Programmable Logic Devices containing 192 Registers, 64 Universal I/O pins, eight Dedicated Input pins, four Dedicated Clock Input pins and a Global Routing Pool (GRP). The GRP provides complete interconnectivity between all of these elements.

Lattice

莱迪思

In-System Programmable High Density PLD

Description The ispLSI 1032/883 is a High-Density Programmable Logic Device processed in full compliance to MIL-STD-883. This military grade device contains 192 Registers, 64 Universal I/O pins, eight Dedicated Input pins, four Dedicated Clock Input pins and a Global Routing Pool (GRP). The GRP p

Lattice

莱迪思

High-Density Programmable Logic

文件:256.36 Kbytes Page:19 Pages

Lattice

莱迪思

High-Density Programmable Logic

文件:256.36 Kbytes Page:19 Pages

Lattice

莱迪思

High-Density Programmable Logic

文件:256.36 Kbytes Page:19 Pages

Lattice

莱迪思

High-Density Programmable Logic

文件:256.36 Kbytes Page:19 Pages

Lattice

莱迪思

High-Density Programmable Logic

文件:256.36 Kbytes Page:19 Pages

Lattice

莱迪思

High-Density Programmable Logic

文件:256.36 Kbytes Page:19 Pages

Lattice

莱迪思

ISPLSI1032-60LG产品属性

  • 类型

    描述

  • 型号

    ISPLSI1032-60LG

  • 制造商

    LATTICE

  • 制造商全称

    Lattice Semiconductor

  • 功能描述

    In-System Programmable High Density PLD

更新时间:2025-8-10 1:37:00
IC供应商 芯片型号 品牌 批号 封装 库存 备注 价格
LATTICE/莱迪斯
1107+
CPGA84
396
军工渠道来货,欢迎实单带TP来必成单!
LATTICE莱迪思
24+
PGA
536
原厂直供,支持账期,免费供样,技术支持
LATTE/莱迪斯
24+
NA/
3270
原装现货,当天可交货,原型号开票
LATTICE
23+
PGA
20000
全新原装假一赔十
LATTICE
24+
PGA
80000
只做自己库存 全新原装进口正品假一赔百 可开13%增
LATTICE
1139
84-PIN CPGA
50
一级代理,专注军工、汽车、医疗、工业、新能源、电力
LATTICE
24+
FPBGA-96
23000
免费送样原盒原包现货一手渠道联系
LATTICE
25+23+
BGA
20447
绝对原装正品全新进口深圳现货
LATTICE
25+
原厂封装
10280
原厂授权一级代理,专注军工、汽车、医疗、工业、新能源、电力!
LATTICE
23+
PGA
8600
绝对全新原装!优势供货渠道!特价!请放心订购!

ISPLSI1032-60LG数据表相关新闻