型号 功能描述 生产厂家&企业 LOGO 操作
IDT74FCT388915T

3.3V LOW SKEW PLL-BASED CMOS CLOCK DRIVER WITH (3-STATE)

DESCRIPTION: The IDT54/74FCT388915T uses phase-lock loop technology to lock the frequency and phase of outputs to the input reference clock. FEATURES: • 0.5 MICRON CMOS Technology • Input frequency range: 10MHz – f2Q Max. spec (FREQ_SEL = HIGH) • Max. output frequency: 150MHz • Pin and

IDT

IDT74FCT388915T

3.3V LOW SKEW PLL-BASED CMOS CLOCK DRIVER (WITH 3-STATE)

FEATURES: • 0.5 MICRON CMOS Technology • Input frequency range: 10MHz – f2Q Max. spec (FREQ_SEL = HIGH) • Max. output frequency: 150MHz • Pin and function compatible with FCT88915T, MC88915T • 5 non-inverting outputs, one inverting output, one 2x output, one ÷2 output; all outputs are TTL-c

RENESAS

瑞萨

3.3V LOW SKEW PLL-BASED CMOS CLOCK DRIVER WITH (3-STATE)

DESCRIPTION: The IDT54/74FCT388915T uses phase-lock loop technology to lock the frequency and phase of outputs to the input reference clock. FEATURES: • 0.5 MICRON CMOS Technology • Input frequency range: 10MHz – f2Q Max. spec (FREQ_SEL = HIGH) • Max. output frequency: 150MHz • Pin and

IDT

3.3V LOW SKEW PLL-BASED CMOS CLOCK DRIVER WITH (3-STATE)

DESCRIPTION: The IDT54/74FCT388915T uses phase-lock loop technology to lock the frequency and phase of outputs to the input reference clock. FEATURES: • 0.5 MICRON CMOS Technology • Input frequency range: 10MHz – f2Q Max. spec (FREQ_SEL = HIGH) • Max. output frequency: 150MHz • Pin and

IDT

3.3V LOW SKEW PLL-BASED CMOS CLOCK DRIVER WITH (3-STATE)

DESCRIPTION: The IDT54/74FCT388915T uses phase-lock loop technology to lock the frequency and phase of outputs to the input reference clock. FEATURES: • 0.5 MICRON CMOS Technology • Input frequency range: 10MHz – f2Q Max. spec (FREQ_SEL = HIGH) • Max. output frequency: 150MHz • Pin and

IDT

3.3V LOW SKEW PLL-BASED CMOS CLOCK DRIVER (WITH 3-STATE)

FEATURES: • 0.5 MICRON CMOS Technology • Input frequency range: 10MHz – f2Q Max. spec (FREQ_SEL = HIGH) • Max. output frequency: 150MHz • Pin and function compatible with FCT88915T, MC88915T • 5 non-inverting outputs, one inverting output, one 2x output, one ÷2 output; all outputs are TTL-c

RENESAS

瑞萨

3.3V LOW SKEW PLL-BASED CMOS CLOCK DRIVER WITH (3-STATE)

DESCRIPTION: The IDT54/74FCT388915T uses phase-lock loop technology to lock the frequency and phase of outputs to the input reference clock. FEATURES: • 0.5 MICRON CMOS Technology • Input frequency range: 10MHz – f2Q Max. spec (FREQ_SEL = HIGH) • Max. output frequency: 150MHz • Pin and

IDT

3.3V LOW SKEW PLL-BASED CMOS CLOCK DRIVER WITH (3-STATE)

DESCRIPTION: The IDT54/74FCT388915T uses phase-lock loop technology to lock the frequency and phase of outputs to the input reference clock. FEATURES: • 0.5 MICRON CMOS Technology • Input frequency range: 10MHz – f2Q Max. spec (FREQ_SEL = HIGH) • Max. output frequency: 150MHz • Pin and

IDT

3.3V LOW SKEW PLL-BASED CMOS CLOCK DRIVER WITH (3-STATE)

DESCRIPTION: The IDT54/74FCT388915T uses phase-lock loop technology to lock the frequency and phase of outputs to the input reference clock. FEATURES: • 0.5 MICRON CMOS Technology • Input frequency range: 10MHz – f2Q Max. spec (FREQ_SEL = HIGH) • Max. output frequency: 150MHz • Pin and

IDT

3.3V LOW SKEW PLL-BASED CMOS CLOCK DRIVER WITH (3-STATE)

DESCRIPTION: The IDT54/74FCT388915T uses phase-lock loop technology to lock the frequency and phase of outputs to the input reference clock. FEATURES: • 0.5 MICRON CMOS Technology • Input frequency range: 10MHz – f2Q Max. spec (FREQ_SEL = HIGH) • Max. output frequency: 150MHz • Pin and

IDT

3.3V LOW SKEW PLL-BASED CMOS CLOCK DRIVER (WITH 3-STATE)

FEATURES: • 0.5 MICRON CMOS Technology • Input frequency range: 10MHz – f2Q Max. spec (FREQ_SEL = HIGH) • Max. output frequency: 150MHz • Pin and function compatible with FCT88915T, MC88915T • 5 non-inverting outputs, one inverting output, one 2x output, one ÷2 output; all outputs are TTL-c

RENESAS

瑞萨

3.3V LOW SKEW PLL-BASED CMOS CLOCK DRIVER WITH (3-STATE)

DESCRIPTION: The IDT54/74FCT388915T uses phase-lock loop technology to lock the frequency and phase of outputs to the input reference clock. FEATURES: • 0.5 MICRON CMOS Technology • Input frequency range: 10MHz – f2Q Max. spec (FREQ_SEL = HIGH) • Max. output frequency: 150MHz • Pin and

IDT

3.3V LOW SKEW PLL-BASED CMOS CLOCK DRIVER WITH (3-STATE)

DESCRIPTION: The IDT54/74FCT388915T uses phase-lock loop technology to lock the frequency and phase of outputs to the input reference clock. FEATURES: • 0.5 MICRON CMOS Technology • Input frequency range: 10MHz – f2Q Max. spec (FREQ_SEL = HIGH) • Max. output frequency: 150MHz • Pin and

IDT

3.3V LOW SKEW PLL-BASED CMOS CLOCK DRIVER WITH (3-STATE)

DESCRIPTION: The IDT54/74FCT388915T uses phase-lock loop technology to lock the frequency and phase of outputs to the input reference clock. FEATURES: • 0.5 MICRON CMOS Technology • Input frequency range: 10MHz – f2Q Max. spec (FREQ_SEL = HIGH) • Max. output frequency: 150MHz • Pin and

IDT

3.3V LOW SKEW PLL-BASED CMOS CLOCK DRIVER (WITH 3-STATE)

FEATURES: • 0.5 MICRON CMOS Technology • Input frequency range: 10MHz – f2Q Max. spec (FREQ_SEL = HIGH) • Max. output frequency: 150MHz • Pin and function compatible with FCT88915T, MC88915T • 5 non-inverting outputs, one inverting output, one 2x output, one ÷2 output; all outputs are TTL-c

RENESAS

瑞萨

3.3V LOW SKEW PLL-BASED CMOS CLOCK DRIVER WITH (3-STATE)

DESCRIPTION: The IDT54/74FCT388915T uses phase-lock loop technology to lock the frequency and phase of outputs to the input reference clock. FEATURES: • 0.5 MICRON CMOS Technology • Input frequency range: 10MHz – f2Q Max. spec (FREQ_SEL = HIGH) • Max. output frequency: 150MHz • Pin and

IDT

3.3V LOW SKEW PLL-BASED CMOS CLOCK DRIVER WITH (3-STATE)

DESCRIPTION: The IDT54/74FCT388915T uses phase-lock loop technology to lock the frequency and phase of outputs to the input reference clock. FEATURES: • 0.5 MICRON CMOS Technology • Input frequency range: 10MHz – f2Q Max. spec (FREQ_SEL = HIGH) • Max. output frequency: 150MHz • Pin and

IDT

3.3V LOW SKEW PLL-BASED CMOS CLOCK DRIVER WITH (3-STATE)

DESCRIPTION: The IDT54/74FCT388915T uses phase-lock loop technology to lock the frequency and phase of outputs to the input reference clock. FEATURES: • 0.5 MICRON CMOS Technology • Input frequency range: 10MHz – f2Q Max. spec (FREQ_SEL = HIGH) • Max. output frequency: 150MHz • Pin and

IDT

3.3V LOW SKEW PLL-BASED CMOS CLOCK DRIVER WITH (3-STATE)

DESCRIPTION: The IDT54/74FCT388915T uses phase-lock loop technology to lock the frequency and phase of outputs to the input reference clock. FEATURES: • 0.5 MICRON CMOS Technology • Input frequency range: 10MHz – f2Q Max. spec (FREQ_SEL = HIGH) • Max. output frequency: 150MHz • Pin and

IDT

3.3V LOW SKEW PLL-BASED CMOS CLOCK DRIVER (WITH 3-STATE)

FEATURES: • 0.5 MICRON CMOS Technology • Input frequency range: 10MHz – f2Q Max. spec (FREQ_SEL = HIGH) • Max. output frequency: 150MHz • Pin and function compatible with FCT88915T, MC88915T • 5 non-inverting outputs, one inverting output, one 2x output, one ÷2 output; all outputs are TTL-c

RENESAS

瑞萨

3.3V LOW SKEW PLL-BASED CMOS CLOCK DRIVER WITH (3-STATE)

DESCRIPTION: The IDT54/74FCT388915T uses phase-lock loop technology to lock the frequency and phase of outputs to the input reference clock. FEATURES: • 0.5 MICRON CMOS Technology • Input frequency range: 10MHz – f2Q Max. spec (FREQ_SEL = HIGH) • Max. output frequency: 150MHz • Pin and

IDT

3.3V LOW SKEW PLL-BASED CMOS CLOCK DRIVER WITH (3-STATE)

DESCRIPTION: The IDT54/74FCT388915T uses phase-lock loop technology to lock the frequency and phase of outputs to the input reference clock. FEATURES: • 0.5 MICRON CMOS Technology • Input frequency range: 10MHz – f2Q Max. spec (FREQ_SEL = HIGH) • Max. output frequency: 150MHz • Pin and

IDT

3.3V LOW SKEW PLL-BASED CMOS CLOCK DRIVER WITH (3-STATE)

DESCRIPTION: The IDT54/74FCT388915T uses phase-lock loop technology to lock the frequency and phase of outputs to the input reference clock. FEATURES: • 0.5 MICRON CMOS Technology • Input frequency range: 10MHz – f2Q Max. spec (FREQ_SEL = HIGH) • Max. output frequency: 150MHz • Pin and

IDT

3.3V LOW SKEW PLL-BASED CMOS CLOCK DRIVER (WITH 3-STATE)

FEATURES: • 0.5 MICRON CMOS Technology • Input frequency range: 10MHz – f2Q Max. spec (FREQ_SEL = HIGH) • Max. output frequency: 150MHz • Pin and function compatible with FCT88915T, MC88915T • 5 non-inverting outputs, one inverting output, one 2x output, one ÷2 output; all outputs are TTL-c

RENESAS

瑞萨

3.3V LOW SKEW PLL-BASED CMOS CLOCK DRIVER WITH (3-STATE)

DESCRIPTION: The IDT54/74FCT388915T uses phase-lock loop technology to lock the frequency and phase of outputs to the input reference clock. FEATURES: • 0.5 MICRON CMOS Technology • Input frequency range: 10MHz – f2Q Max. spec (FREQ_SEL = HIGH) • Max. output frequency: 150MHz • Pin and

IDT

3.3V LOW SKEW PLL-BASED CMOS CLOCK DRIVER WITH (3-STATE)

DESCRIPTION: The IDT54/74FCT388915T uses phase-lock loop technology to lock the frequency and phase of outputs to the input reference clock. FEATURES: • 0.5 MICRON CMOS Technology • Input frequency range: 10MHz – f2Q Max. spec (FREQ_SEL = HIGH) • Max. output frequency: 150MHz • Pin and

IDT

3.3V LOW SKEW PLL-BASED CMOS CLOCK DRIVER WITH (3-STATE)

DESCRIPTION: The IDT54/74FCT388915T uses phase-lock loop technology to lock the frequency and phase of outputs to the input reference clock. FEATURES: • 0.5 MICRON CMOS Technology • Input frequency range: 10MHz – f2Q Max. spec (FREQ_SEL = HIGH) • Max. output frequency: 150MHz • Pin and

IDT

3.3V LOW SKEW PLL-BASED CMOS CLOCK DRIVER WITH (3-STATE)

DESCRIPTION: The IDT54/74FCT388915T uses phase-lock loop technology to lock the frequency and phase of outputs to the input reference clock. FEATURES: • 0.5 MICRON CMOS Technology • Input frequency range: 10MHz – f2Q Max. spec (FREQ_SEL = HIGH) • Max. output frequency: 150MHz • Pin and

IDT

3.3V LOW SKEW PLL-BASED CMOS CLOCK DRIVER (WITH 3-STATE)

FEATURES: • 0.5 MICRON CMOS Technology • Input frequency range: 10MHz – f2Q Max. spec (FREQ_SEL = HIGH) • Max. output frequency: 150MHz • Pin and function compatible with FCT88915T, MC88915T • 5 non-inverting outputs, one inverting output, one 2x output, one ÷2 output; all outputs are TTL-c

RENESAS

瑞萨

3.3V LOW SKEW PLL-BASED CMOS CLOCK DRIVER WITH (3-STATE)

DESCRIPTION: The IDT54/74FCT388915T uses phase-lock loop technology to lock the frequency and phase of outputs to the input reference clock. FEATURES: • 0.5 MICRON CMOS Technology • Input frequency range: 10MHz – f2Q Max. spec (FREQ_SEL = HIGH) • Max. output frequency: 150MHz • Pin and

IDT

3.3V LOW SKEW PLL-BASED CMOS CLOCK DRIVER WITH (3-STATE)

DESCRIPTION: The IDT54/74FCT388915T uses phase-lock loop technology to lock the frequency and phase of outputs to the input reference clock. FEATURES: • 0.5 MICRON CMOS Technology • Input frequency range: 10MHz – f2Q Max. spec (FREQ_SEL = HIGH) • Max. output frequency: 150MHz • Pin and

IDT

3.3V LOW SKEW PLL-BASED CMOS CLOCK DRIVER WITH (3-STATE)

DESCRIPTION: The IDT54/74FCT388915T uses phase-lock loop technology to lock the frequency and phase of outputs to the input reference clock. FEATURES: • 0.5 MICRON CMOS Technology • Input frequency range: 10MHz – f2Q Max. spec (FREQ_SEL = HIGH) • Max. output frequency: 150MHz • Pin and

IDT

3.3V LOW SKEW PLL-BASED CMOS CLOCK DRIVER (WITH 3-STATE)

FEATURES: • 0.5 MICRON CMOS Technology • Input frequency range: 10MHz – f2Q Max. spec (FREQ_SEL = HIGH) • Max. output frequency: 150MHz • Pin and function compatible with FCT88915T, MC88915T • 5 non-inverting outputs, one inverting output, one 2x output, one ÷2 output; all outputs are TTL-c

RENESAS

瑞萨

3.3V LOW SKEW PLL-BASED CMOS CLOCK DRIVER WITH (3-STATE)

DESCRIPTION: The IDT54/74FCT388915T uses phase-lock loop technology to lock the frequency and phase of outputs to the input reference clock. FEATURES: • 0.5 MICRON CMOS Technology • Input frequency range: 10MHz – f2Q Max. spec (FREQ_SEL = HIGH) • Max. output frequency: 150MHz • Pin and

IDT

3.3V LOW SKEW PLL-BASED CMOS CLOCK DRIVER WITH (3-STATE)

DESCRIPTION: The IDT54/74FCT388915T uses phase-lock loop technology to lock the frequency and phase of outputs to the input reference clock. FEATURES: • 0.5 MICRON CMOS Technology • Input frequency range: 10MHz – f2Q Max. spec (FREQ_SEL = HIGH) • Max. output frequency: 150MHz • Pin and

IDT

3.3V LOW SKEW PLL-BASED CMOS CLOCK DRIVER WITH (3-STATE)

DESCRIPTION: The IDT54/74FCT388915T uses phase-lock loop technology to lock the frequency and phase of outputs to the input reference clock. FEATURES: • 0.5 MICRON CMOS Technology • Input frequency range: 10MHz – f2Q Max. spec (FREQ_SEL = HIGH) • Max. output frequency: 150MHz • Pin and

IDT

3.3V LOW SKEW PLL-BASED CMOS CLOCK DRIVER WITH (3-STATE)

DESCRIPTION: The IDT54/74FCT388915T uses phase-lock loop technology to lock the frequency and phase of outputs to the input reference clock. FEATURES: • 0.5 MICRON CMOS Technology • Input frequency range: 10MHz – f2Q Max. spec (FREQ_SEL = HIGH) • Max. output frequency: 150MHz • Pin and

IDT

3.3V LOW SKEW PLL-BASED CMOS CLOCK DRIVER (WITH 3-STATE)

FEATURES: • 0.5 MICRON CMOS Technology • Input frequency range: 10MHz – f2Q Max. spec (FREQ_SEL = HIGH) • Max. output frequency: 150MHz • Pin and function compatible with FCT88915T, MC88915T • 5 non-inverting outputs, one inverting output, one 2x output, one ÷2 output; all outputs are TTL-c

RENESAS

瑞萨

3.3V LOW SKEW PLL-BASED CMOS CLOCK DRIVER (WITH 3-STATE)

文件:1.14603 Mbytes Page:10 Pages

IDT

IDT74FCT388915T产品属性

  • 类型

    描述

  • 型号

    IDT74FCT388915T

  • 制造商

    Integrated Device Technology Inc

  • 功能描述

    EIGHT DISTRIBUTED-OUTPUT CLOCK DRIVER, 28 Pin, Plastic, SSOP

更新时间:2025-8-16 20:22:00
IC供应商 芯片型号 品牌 批号 封装 库存 备注 价格
IDT
1549+
SSOP
167
一级代理,专注军工、汽车、医疗、工业、新能源、电力
IDT
22+
SSOP28
100000
代理渠道/只做原装/可含税
IDT
24+
NA/
3943
原装现货,当天可交货,原型号开票
IDT
25+
SSOP
54648
百分百原装现货 实单必成 欢迎询价
IDT
23+
28PLCC
9526
IDT
SSOP
04+
4600
全新原装进口自己库存优势
IDT
2006
SSOP28
5212
现货库存/价格优惠热卖
IDT
24+
SSOP
990000
明嘉莱只做原装正品现货
IDT
24+
PLCC28
20000
全新原厂原装,进口正品现货,正规渠道可含税!!
INTEGRATEDDE
23+
65480

IDT74FCT388915T数据表相关新闻