型号 功能描述 生产厂家&企业 LOGO 操作
HD74HC73FPEL

Dual J-K Flip-Flops (with Clear)

Description The flip-flop is edge sensitive to the clock input and change state on the negative going transition of the clock pulse. Each flip-flop has independent, J, K, clock, and clear inputs and Q and Q outputs. Clear is independent of the clock and accomplished by a low level on the input.

RENESAS

瑞萨

Dual JK flip-flop with reset; negative-edge trigger

General description The 74HC73 is a high-speed Si-gate CMOS device and is pin compatible with low-power Schottky TTL (LSTTL). The 74HC73 is specified in compliance with JEDEC standard no. 7A. Features Low-power dissipation Complies with JEDEC standard no. 7A ESD protection:

Philips

飞利浦

Dual JK flip-flop with reset; negative-edge trigger

ETC

知名厂家

Dual JK flip-flop with reset; negative-edge trigger

1. General description The 74HC73 is a dual negative edge triggered JK flip-flop with individual J, K, clock (nCP) and reset (nR) inputs and complementary nQ and nQ outputs. The J and K inputs must be stable one set-up time prior to the HIGH-to-LOW clock transition for predictable operation. (n

NEXPERIANexperia B.V. All rights reserved

安世安世半导体(中国)有限公司

Dual JK flip-flop with reset; negative-edge trigger

General description The 74HC73 is a high-speed Si-gate CMOS device and is pin compatible with low-power Schottky TTL (LSTTL). The 74HC73 is specified in compliance with JEDEC standard no. 7A. Features Low-power dissipation Complies with JEDEC standard no. 7A ESD protection:

Philips

飞利浦

Dual JK flip-flop with reset; negative-edge trigger

ETC

知名厂家

更新时间:2025-8-10 20:00:00
IC供应商 芯片型号 品牌 批号 封装 库存 备注 价格
HITACHI/日立
24+
NA/
2000
优势代理渠道,原装正品,可全系列订货开增值税票
PHI
25+
SOP-14
54648
百分百原装现货 实单必成
HITACHI
25+23+
DIP14
34796
绝对原装正品全新进口深圳现货
RENESAS
22+
DIP14
8000
原装正品支持实单
HIT
24+
SOP-14
82
PHI
22+
SOP-14
36116
原装正品现货
HITACHI
2025+
SOP-14
32560
原装优势绝对有货
RENESAS
23+
SOP5.2
5000
原装正品,假一罚十
PHI
19+
SOP-14
20000
HITACHI
05+
2202
优势货源原装正品

HD74HC73FPEL数据表相关新闻