型号 功能描述 生产厂家 企业 LOGO 操作
HD74HC73

Dual J-K Flip-Flops (with Clear)

Description The flip-flop is edge sensitive to the clock input and change state on the negative going transition of the clock pulse. Each flip-flop has independent, J, K, clock, and clear inputs and Q and Q outputs. Clear is independent of the clock and accomplished by a low level on the input.

HitachiHitachi Semiconductor

日立日立公司

HD74HC73

Dual J-K Flip-Flops (with Clear)

Description The flip-flop is edge sensitive to the clock input and change state on the negative going transition of the clock pulse. Each flip-flop has independent, J, K, clock, and clear inputs and Q and Q outputs. Clear is independent of the clock and accomplished by a low level on the input.

RENESAS

瑞萨

HD74HC73

Standard IC>General-Purpose Logics>HD74HC Series

RENESAS

瑞萨

Dual J-K Flip-Flops (with Clear)

Description The flip-flop is edge sensitive to the clock input and change state on the negative going transition of the clock pulse. Each flip-flop has independent, J, K, clock, and clear inputs and Q and Q outputs. Clear is independent of the clock and accomplished by a low level on the input.

RENESAS

瑞萨

Dual J-K Flip-Flops (with Clear)

Description The flip-flop is edge sensitive to the clock input and change state on the negative going transition of the clock pulse. Each flip-flop has independent, J, K, clock, and clear inputs and Q and Q outputs. Clear is independent of the clock and accomplished by a low level on the input.

RENESAS

瑞萨

Dual J-K Flip-Flops (with Clear)

Description The flip-flop is edge sensitive to the clock input and change state on the negative going transition of the clock pulse. Each flip-flop has independent, J, K, clock, and clear inputs and Q and Q outputs. Clear is independent of the clock and accomplished by a low level on the input.

RENESAS

瑞萨

Dual JK flip-flop with reset; negative-edge trigger

General description The 74HC73 is a high-speed Si-gate CMOS device and is pin compatible with low-power Schottky TTL (LSTTL). The 74HC73 is specified in compliance with JEDEC standard no. 7A. Features Low-power dissipation Complies with JEDEC standard no. 7A ESD protection:

Philips

飞利浦

Dual JK flip-flop with reset; negative-edge trigger

ETC

知名厂家

Dual JK flip-flop with reset; negative-edge trigger

1. General description The 74HC73 is a dual negative edge triggered JK flip-flop with individual J, K, clock (nCP) and reset (nR) inputs and complementary nQ and nQ outputs. The J and K inputs must be stable one set-up time prior to the HIGH-to-LOW clock transition for predictable operation. (n

NEXPERIA

安世

Dual JK flip-flop with reset; negative-edge trigger

ETC

知名厂家

Dual JK flip-flop with reset; negative-edge trigger

General description The 74HC73 is a high-speed Si-gate CMOS device and is pin compatible with low-power Schottky TTL (LSTTL). The 74HC73 is specified in compliance with JEDEC standard no. 7A. Features Low-power dissipation Complies with JEDEC standard no. 7A ESD protection:

Philips

飞利浦

HD74HC73产品属性

  • 类型

    描述

  • 型号

    HD74HC73

  • 制造商

    Renesas Electronics

  • 功能描述

    74HC Dual J-K Flip-Flop with Preset and Clear Bulk

更新时间:2026-1-5 10:40:00
IC供应商 芯片型号 品牌 批号 封装 库存 备注 价格
HIT
24+
原装
6980
原装现货,可开13%税票
HIT
25+
SOP5.2
2987
只售原装自家现货!诚信经营!欢迎来电!
PHI
19+
SOP-14
20000
HIT
25+
SOP-14
3200
全新原装、诚信经营、公司现货销售
HITACHI
24+
3.9mm
5000
只做原装公司现货
PHI
25+
SOP-14
54648
百分百原装现货 实单必成
HITACHI
2025+
SSOP
3525
全新原厂原装产品、公司现货销售
RENESAS
22+
DIP14
8000
原装正品支持实单
HIT
24+
TSSOP
3200
只做原装正品现货 欢迎来电查询15919825718
HITACHI
24+
8000
原装现货,特价销售

HD74HC73数据表相关新闻