型号 功能描述 生产厂家 企业 LOGO 操作

18-bit Universal Bus Driver with 3-state Outputs

Description The HD74ALVC16835 is an 18-bit universal bus driver designed for 2.3 V to 3.6 V VCC operation. Data flow from A to Y is controlled by output enable (OE). The device operates in the transparent mode when the latch enable (LE) input is high. The A data is latched if the clock (CLK) inpu

RENESAS

瑞萨

Low Voltage 18-Bit Universal Bus Driver with 3.6V Tolerant Inputs and Outputs

General Description The ALVC16835 low voltage 18-bit universal bus driver combines D-type latches and D-type flip-flops to allow data flow in transparent, latched and clocked modes.The 74ALVC16835 is designed for low voltage (1.65V to 3.6V) VCC applications with I/O capability up to 3.6V. The 74A

Fairchild

仙童半导体

18-bit registered driver; 3-state

1 General description The 74ALVC16835A is a 18–bit registered driver. Data flow is controlled by active low output enable (OE), active low latch enable (LE) and clock inputs (CP). When LE is LOW, the A to Y data flow is transparent. When LE is HIGH and CP is held at LOW or HIGH, the data is la

NEXPERIA

安世

18-bit registered driver 3-State

DESCRIPTION The 74ALVC16835A is a 18–bit registered driver. Data flow is controlled by active low output enable (OE), active low latch enable (LE) and clock inputs (CP). When LE is LOW, the A to Y data flow is transparent. When LE is HIGH and CP is held at LOW or HIGH, the data is latched; on

Philips

飞利浦

18-bit registered driver 3-State

DESCRIPTION The 74ALVC16835A is a 18–bit registered driver. Data flow is controlled by active low output enable (OE), active low latch enable (LE) and clock inputs (CP). When LE is LOW, the A to Y data flow is transparent. When LE is HIGH and CP is held at LOW or HIGH, the data is latched; on

Philips

飞利浦

18-bit registered driver; 3-state

1 General description The 74ALVC16835A is a 18–bit registered driver. Data flow is controlled by active low output enable (OE), active low latch enable (LE) and clock inputs (CP). When LE is LOW, the A to Y data flow is transparent. When LE is HIGH and CP is held at LOW or HIGH, the data is la

NEXPERIA

安世

HD74ALVC16835TE产品属性

  • 类型

    描述

  • 型号

    HD74ALVC16835TE

  • 制造商

    Renesas Electronics Corporation

  • 功能描述

    BUS XCVR SGL 18CH 3-ST 56TSSOP - Tape and Reel

更新时间:2025-11-19 16:02:00
IC供应商 芯片型号 品牌 批号 封装 库存 备注 价格
HIT
05+
原厂原装
7216
只做全新原装真实现货供应
RENESAS
23+
VSON-5SOT553
52671
##公司主营品牌长期供应100%原装现货可含税提供技术
HITACHI
25+
VSON-5
2987
只售原装自家现货!诚信经营!欢迎来电!
RENESAS
2511
SOT23-5
2290
电子元器件采购降本30%!原厂直采,砍掉中间差价
HIT
23+
SOP.16
5000
原装正品,假一罚十
HITACHI
22+
TSSOP-56
5000
只做原装鄙视假货15118075546
HIT
ROHS
13352
一级代理 原装正品假一罚十价格优势长期供货
RENESAS
原厂封装
9800
原装进口公司现货假一赔百
HITACHI/日立
25+
TSSOP
15000
一级代理原装现货
HITACHI/日立
24+
NA/
5250
原装现货,当天可交货,原型号开票

HD74ALVC16835TE芯片相关品牌

HD74ALVC16835TE数据表相关新闻