位置:GS82612DT37LE-350MV > GS82612DT37LE-350MV详情

GS82612DT37LE-350MV中文资料

厂家型号

GS82612DT37LE-350MV

文件大小

2035.7Kbytes

页面数量

43

功能描述

288Mb/144Mb/72Mb Burst of 4 SigmaQuad-IITM

数据手册

下载地址一下载地址二到原厂下载

生产厂商

GSI

GS82612DT37LE-350MV数据手册规格书PDF详情

Features

• Aerospace-Level Product

• 2.0 clock Latency with DLL on

• 1.0 clock Latency with DLL off

• Optional DLL-controlled output timing

• Can be operated with DLL on or off

• Simultaneous Read and Write SigmaQuad™ Interface

• JEDEC-standard pinout and package

• Dual Double Data Rate interface

• Byte Write controls sampled at data-in time

• Burst of 4 Read and Write

• Dual-Range On-Die Termination (ODT) on Data (D), Byte

Write (BW), and Clock (K, K) inputs

• 1.8 V +100/–100 mV core power supply

• 1.5 V or 1.8 V HSTL Interface

• Pipelined read operation

• Fully coherent read and write pipelines

• ZQ pin for programmable output drive strength

• Data Valid Pin (QVLD) Support

• IEEE 1149.1 JTAG-compliant Boundary Scan

• 165-bump Ceramic Column Grid Array (CCGA) and

165-bump Land Grid Array (LGA) packages

Radiation Performance

• Total Ionizing Dose (TID) > 100krads(Si)

• Single Event Latchup Immunity > 77.3 MeV.cm2

/mg (125C)

SigmaQuad™ Family Overview

The GS82612DT19/37, GS81332DT19/37, and

GS8692DT19/37 are built in compliance with the SigmaQuadII+ SRAM pinout standard for Separate I/O synchronous

SRAMs. They are 301,989,888-bit (288Mb), 150,994,944-bit

(144Mb), and 75,497,472-bit (72Mb) SRAMs. These

SigmaQuad SRAMs are just one element in a family of low

power, low voltage HSTL I/O SRAMs designed to operate at

the speeds needed to implement economical high performance

networking systems.

Clocking and Addressing Schemes

The Rad-Hard SigmaQuad-II+ SRAMs are synchronous

devices. They employ two input register clock inputs, K and K.

K and K are independent single-ended clock inputs, not

differential inputs to a single differential clock input buffer.

Each internal read and write operation in a SigmaQuad-II+ B4

RAM is four times wider than the device I/O bus. An input

data bus de-multiplexer is used to accumulate incoming data

before it is simultaneously written to the memory array. An

output data multiplexer is used to capture the data produced

from a single memory array read and then route it to the

appropriate output drivers as needed. Therefore, the address

field of a SigmaQuad-II+ B4 RAM is always two address pins

less than the advertised index depth (e.g., the 16M x 18 has a

4M addressable index).

更新时间:2025-11-3 10:44:00
供应商 型号 品牌 批号 封装 库存 备注 价格
GSI
25+
QFP
4500
全新原装、诚信经营、公司现货销售
GSI
2450+
DIP64
6540
只做原厂原装正品现货或订货!终端工厂可以申请样品!
GSI
23+
06+
6500
专注配单,只做原装进口现货
GSITECHNOLOGY
2022+
72
只做原装,价格优惠,长期供货。
GSI Technology Inc.
25+
100-LQFP
9350
独立分销商 公司只做原装 诚心经营 免费试样正品保证
GSIT
25+
电联咨询
7800
公司现货,提供拆样技术支持
24+
N/A
58000
一级代理-主营优势-实惠价格-不悔选择
GS
23+
DIP
10000
原厂授权一级代理,专业海外优势订货,价格优势、品种
GlobalSpecialties
5
全新原装 货期两周
Global Specialties
2022+
1
全新原装 货期两周