位置:GS816218D-133 > GS816218D-133详情

GS816218D-133中文资料

厂家型号

GS816218D-133

文件大小

1334.94Kbytes

页面数量

41

功能描述

1M x 18, 512K x 36, 256K x 72 18Mb Sync Burst SRAMs

数据手册

下载地址一下载地址二到原厂下载

生产厂商

GSI

GS816218D-133数据手册规格书PDF详情

Functional Description

Applications

The GS816218(B/D)/GS816236(B/D)/GS816272(C) is an 18,874,368-bit high performance synchronous SRAM with a 2-bit burst address counter. Although of a type originally developed for Level 2 Cache applications supporting high performance CPUs, the device now finds application in synchronous SRAM applications, ranging from DSP main store to networking chip set support.

Features

• FT pin for user-configurable flow through or pipeline operation

• Single/Dual Cycle Deselect selectable

• IEEE 1149.1 JTAG-compatible Boundary Scan

• ZQ mode pin for user-selectable high/low output drive

• 2.5 V or 3.3 V +10/–10 core power supply

• LBO pin for Linear or Interleaved Burst mode

• Internal input resistors on mode pins allow floating mode pins

• Default to SCD x18/x36 Interleaved Pipeline mode

• Byte Write (BW) and/or Global Write (GW) operation

• Internal self-timed write cycle

• Automatic power-down for portable applications

• JEDEC-standard 119-, 165-, and 209-bump BGA package