位置:GS81332DT37LE-350MQ > GS81332DT37LE-350MQ详情
GS81332DT37LE-350MQ中文资料
GS81332DT37LE-350MQ数据手册规格书PDF详情
Features
• Aerospace-Level Product
• 2.0 clock Latency with DLL on
• 1.0 clock Latency with DLL off
• Optional DLL-controlled output timing
• Can be operated with DLL on or off
• Simultaneous Read and Write SigmaQuad™ Interface
• JEDEC-standard pinout and package
• Dual Double Data Rate interface
• Byte Write controls sampled at data-in time
• Burst of 4 Read and Write
• Dual-Range On-Die Termination (ODT) on Data (D), Byte
Write (BW), and Clock (K, K) inputs
• 1.8 V +100/–100 mV core power supply
• 1.5 V or 1.8 V HSTL Interface
• Pipelined read operation
• Fully coherent read and write pipelines
• ZQ pin for programmable output drive strength
• Data Valid Pin (QVLD) Support
• IEEE 1149.1 JTAG-compliant Boundary Scan
• 165-bump Ceramic Column Grid Array (CCGA) and
165-bump Land Grid Array (LGA) packages
Radiation Performance
• Total Ionizing Dose (TID) > 100krads(Si)
• Single Event Latchup Immunity > 77.3 MeV.cm2
/mg (125C)
SigmaQuad™ Family Overview
The GS82612DT19/37, GS81332DT19/37, and
GS8692DT19/37 are built in compliance with the SigmaQuadII+ SRAM pinout standard for Separate I/O synchronous
SRAMs. They are 301,989,888-bit (288Mb), 150,994,944-bit
(144Mb), and 75,497,472-bit (72Mb) SRAMs. These
SigmaQuad SRAMs are just one element in a family of low
power, low voltage HSTL I/O SRAMs designed to operate at
the speeds needed to implement economical high performance
networking systems.
Clocking and Addressing Schemes
The Rad-Hard SigmaQuad-II+ SRAMs are synchronous
devices. They employ two input register clock inputs, K and K.
K and K are independent single-ended clock inputs, not
differential inputs to a single differential clock input buffer.
Each internal read and write operation in a SigmaQuad-II+ B4
RAM is four times wider than the device I/O bus. An input
data bus de-multiplexer is used to accumulate incoming data
before it is simultaneously written to the memory array. An
output data multiplexer is used to capture the data produced
from a single memory array read and then route it to the
appropriate output drivers as needed. Therefore, the address
field of a SigmaQuad-II+ B4 RAM is always two address pins
less than the advertised index depth (e.g., the 16M x 18 has a
4M addressable index).
| 供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 | 
|---|---|---|---|---|---|---|---|
GSI  | 
2023+  | 
QFP100  | 
3645  | 
一级代理优势现货,全新正品直营店  | 
|||
GSI  | 
24+  | 
NA/  | 
6895  | 
原装现货,当天可交货,原型号开票  | 
|||
GSI  | 
2318+  | 
QFP100  | 
6800  | 
十年专业专注 优势渠道商正品保证公司现货  | 
|||
GSI  | 
24+  | 
QFP100  | 
60000  | 
||||
GSI  | 
24+  | 
TQFP  | 
5000  | 
全现原装公司现货  | 
|||
GSI  | 
20+  | 
QFP  | 
35830  | 
原装优势主营型号-可开原型号增税票  | 
|||
GSI  | 
23+  | 
QFP100  | 
50000  | 
全新原装正品现货,支持订货  | 
|||
原装GSI  | 
12+  | 
QFP100  | 
3645  | 
一级代理,专注军工、汽车、医疗、工业、新能源、电力  | 
|||
GAINSIL/聚洵  | 
23+  | 
SC70-5 SOT23-5  | 
15000  | 
GAINSIL/聚洵聚洵全系列在售,支持终端  | 
|||
GAINSIL/聚洵  | 
23+  | 
SC70-5 SOT23-5  | 
9000  | 
专业配单,原装正品假一罚十,代理渠道价格优  | 
GS81332DT37LE-350MQ 资料下载更多...
GS81332DT37LE-350MQ 芯片相关型号
GSI相关芯片制造商
Datasheet数据表PDF页码索引
- P1
 - P2
 - P3
 - P4
 - P5
 - P6
 - P7
 - P8
 - P9
 - P10
 - P11
 - P12
 - P13
 - P14
 - P15
 - P16
 - P17
 - P18
 - P19
 - P20
 - P21
 - P22
 - P23
 - P24
 - P25
 - P26
 - P27
 - P28
 - P29
 - P30
 - P31
 - P32
 - P33
 - P34
 - P35
 - P36
 - P37
 - P38
 - P39
 - P40
 - P41
 - P42
 - P43
 - P44
 - P45
 - P46
 - P47
 - P48
 - P49
 - P50
 - P51
 - P52
 - P53
 - P54
 - P55
 - P56
 - P57
 - P58
 - P59
 - P60
 - P61
 - P62
 - P63
 - P64
 - P65
 - P66
 - P67
 - P68
 - P69
 - P70
 - P71
 - P72
 - P73
 - P74
 - P75
 - P76
 - P77
 - P78
 - P79
 - P80
 - P81
 - P82
 - P83
 - P84
 - P85
 - P86
 - P87
 - P88
 - P89
 - P90
 - P91
 - P92
 - P93
 - P94
 - P95
 - P96
 - P97
 - P98
 - P99
 - P100
 - P101
 - P102
 - P103
 - P104
 - P105
 - P106
 
