型号 功能描述 生产厂家 企业 LOGO 操作
GAL22V10D-15LP

High Performance E2CMOS PLD Generic Array Logic

Description The GAL22V10, at 4ns maximum propagation delay time, combines a high performance CMOS process with Electrically Erasable (E2) floating gate technology to provide the highest performance available of any 22V10 device on the market. CMOS circuitry allows the GAL22V10 to consume much les

Lattice

莱迪思

GAL22V10D-15LP

Product Change Notifications (PCNs) have been issued to discontinue all devices in this data sheet.

Description The GAL22V10, at 4ns maximum propagation delay time, combines a high performance CMOS process with Electrically Erasable (E2) floating gate technology to provide the highest performance available of any 22V10 device on the market. CMOS circuitry allows the GAL22V10 to consume much l

Lattice

莱迪思

GAL22V10D-15LP

GAL 22V10 Device Datasheet

Description The GAL22V10, at 4ns maximum propagation delay time, combines a high performance CMOS process with Electrically Erasable (E2) floating gate technology to provide the highest performance available of any 22V10 device on the market. CMOS circuitry allows the GAL22V10 to consume much les

Lattice

莱迪思

GAL22V10D-15LP

All Devices Discontinued

文件:718.73 Kbytes Page:23 Pages

Lattice

莱迪思

GAL22V10D-15LP

All Devices Discontinued

文件:718.73 Kbytes Page:23 Pages

Lattice

莱迪思

GAL22V10D-15LP

封装/外壳:24-DIP(0.300",7.62mm) 包装:散装 描述:IC CPLD 10MC 15NS 24DIP 集成电路(IC) CPLD(复杂可编程逻辑器件)

ETC

知名厂家

GAL22V10D-15LP

IC CPLD 10MC 15NS 24DIP

Lattice

莱迪思

Product Change Notifications (PCNs) have been issued to discontinue all devices in this data sheet.

Description The GAL22V10, at 4ns maximum propagation delay time, combines a high performance CMOS process with Electrically Erasable (E2) floating gate technology to provide the highest performance available of any 22V10 device on the market. CMOS circuitry allows the GAL22V10 to consume much l

Lattice

莱迪思

GAL 22V10 Device Datasheet

Description The GAL22V10, at 4ns maximum propagation delay time, combines a high performance CMOS process with Electrically Erasable (E2) floating gate technology to provide the highest performance available of any 22V10 device on the market. CMOS circuitry allows the GAL22V10 to consume much les

Lattice

莱迪思

High Performance E2CMOS PLD Generic Array Logic

Description The GAL22V10, at 4ns maximum propagation delay time, combines a high performance CMOS process with Electrically Erasable (E2) floating gate technology to provide the highest performance available of any 22V10 device on the market. CMOS circuitry allows the GAL22V10 to consume much les

Lattice

莱迪思

GAL 22V10 Device Datasheet

Description The GAL22V10, at 4ns maximum propagation delay time, combines a high performance CMOS process with Electrically Erasable (E2) floating gate technology to provide the highest performance available of any 22V10 device on the market. CMOS circuitry allows the GAL22V10 to consume much les

Lattice

莱迪思

Product Change Notifications (PCNs) have been issued to discontinue all devices in this data sheet.

Description The GAL22V10, at 4ns maximum propagation delay time, combines a high performance CMOS process with Electrically Erasable (E2) floating gate technology to provide the highest performance available of any 22V10 device on the market. CMOS circuitry allows the GAL22V10 to consume much l

Lattice

莱迪思

GAL 22V10 Device Datasheet

Description The GAL22V10, at 4ns maximum propagation delay time, combines a high performance CMOS process with Electrically Erasable (E2) floating gate technology to provide the highest performance available of any 22V10 device on the market. CMOS circuitry allows the GAL22V10 to consume much les

Lattice

莱迪思

Product Change Notifications (PCNs) have been issued to discontinue all devices in this data sheet.

Description The GAL22V10, at 4ns maximum propagation delay time, combines a high performance CMOS process with Electrically Erasable (E2) floating gate technology to provide the highest performance available of any 22V10 device on the market. CMOS circuitry allows the GAL22V10 to consume much l

Lattice

莱迪思

All Devices Discontinued

文件:718.73 Kbytes Page:23 Pages

Lattice

莱迪思

All Devices Discontinued

文件:718.73 Kbytes Page:23 Pages

Lattice

莱迪思

All Devices Discontinued

文件:718.73 Kbytes Page:23 Pages

Lattice

莱迪思

封装/外壳:24-DIP(0.300",7.62mm) 包装:管件 描述:IC CPLD 10MC 15NS 24DIP 集成电路(IC) CPLD(复杂可编程逻辑器件)

ETC

知名厂家

IC CPLD 10MC 15NS 24DIP

Lattice

莱迪思

All Devices Discontinued

文件:718.73 Kbytes Page:23 Pages

Lattice

莱迪思

All Devices Discontinued

文件:718.73 Kbytes Page:23 Pages

Lattice

莱迪思

All Devices Discontinued

文件:718.73 Kbytes Page:23 Pages

Lattice

莱迪思

IC CPLD 10MC 15NS 24DIP

Lattice

莱迪思

Product Change Notifications (PCNs) have been issued to discontinue all devices in this data sheet.

Description The GAL22V10, at 4ns maximum propagation delay time, combines a high performance CMOS process with Electrically Erasable (E2) floating gate technology to provide the highest performance available of any 22V10 device on the market. CMOS circuitry allows the GAL22V10 to consume much l

Lattice

莱迪思

GAL 22V10 Device Datasheet

Description The GAL22V10, at 4ns maximum propagation delay time, combines a high performance CMOS process with Electrically Erasable (E2) floating gate technology to provide the highest performance available of any 22V10 device on the market. CMOS circuitry allows the GAL22V10 to consume much les

Lattice

莱迪思

High Performance E2CMOS PLD Generic Array Logic

Description The GAL22V10, at 4ns maximum propagation delay time, combines a high performance CMOS process with Electrically Erasable (E2) floating gate technology to provide the highest performance available of any 22V10 device on the market. CMOS circuitry allows the GAL22V10 to consume much les

Lattice

莱迪思

All Devices Discontinued

文件:718.73 Kbytes Page:23 Pages

Lattice

莱迪思

All Devices Discontinued

文件:718.73 Kbytes Page:23 Pages

Lattice

莱迪思

GAL22V10D-15LP产品属性

  • 类型

    描述

  • 型号

    GAL22V10D-15LP

  • 功能描述

    SPLD - 简单可编程逻辑器件 5V 22 I/O

  • RoHS

  • 制造商

    Texas Instruments

  • 逻辑系列

    TICPAL22V10Z

  • 大电池数量

    10

  • 最大工作频率

    66 MHz

  • 延迟时间

    25 ns

  • 工作电源电压

    4.75 V to 5.25 V

  • 电源电流

    100 uA

  • 最大工作温度

    + 75 C

  • 最小工作温度

    0 C

  • 安装风格

    Through Hole

  • 封装/箱体

    DIP-24

更新时间:2025-11-18 17:24:00
IC供应商 芯片型号 品牌 批号 封装 库存 备注 价格
LATTICE/莱迪斯
25+
DIP24
58788
百分百原装现货 实单必成 欢迎询价
Lattice
2023+
DIP
50000
原装现货
LATTICE/莱迪斯
23+
DIP24
98900
原厂原装正品现货!!
LATTICE
2430+
DIP24
8540
只做原装正品假一赔十为客户做到零风险!!
LATTICE
DIP24
50000
LATTICE
24+
NA
30000
只做原装正品现货 欢迎来电查询15919825718
LATTICE/莱迪斯
25+
DIP24
880000
明嘉莱只做原装正品现货
LATTICE/莱迪斯
21+
DIP24
20000
百域芯优势 实单必成 可开13点增值税发票
Lattice(莱迪斯)
24+
24-DIP(0.300
7848
LATTICESEMI
23+
PDIP
11888
专做原装正品,假一罚百!

GAL22V10D-15LP数据表相关新闻