位置:DSP56321VF200 > DSP56321VF200详情
DSP56321VF200中文资料
DSP56321VF200数据手册规格书PDF详情
The Freescale DSP56321, a member of the DSP56300 DSP family, supports networking, security encryption, and home entertainment using a high-performance, single-clock-cycle-per- instruction engine (DSP56000 code compatible), a barrel shifter, 24-bit addressing, an instruction cache, and a direct memory access (DMA) controller (see Figure 1).
The DSP56321 offers 275 million multiply- accumulates per second (MMACS) performance, attaining 550 MMACS when the EFCOP is in use. It operates with an internal 275 MHz clock with a 1.6 volt core and independent 3.3 volt input/output (I/O) power. By operating in parallel with the core, the EFCOP provides overall enhanced performance and signal quality with no impact on channel throughput or total channel support. This device is pin-compatible with the Freescale DSP56303, DSP56L307, DSP56309, and DSP56311.
Features
High-Performance DSP56300 Core
• 275 million multiply-accumulates per second (MMACS) (550 MMACS using the EFCOP in filtering applications) with a 275 MHz clock at 1.6 V core and 3.3 V I/O
• Object code compatible with the DSP56000 core with highly parallel instruction set
• Data arithmetic logic unit (Data ALU) with fully pipelined 24 × 24-bit parallel Multiplier-Accumulator (MAC), 56-bit parallel barrel shifter (fast shift and normalization; bit stream generation and parsing), conditional ALU instructions, and 24-bit or 16-bit arithmetic support under software control
• Program control unit (PCU) with position independent code (PIC) support, addressing modes optimized for DSP applications (including immediate offsets), internal instruction cache controller, internal memory expandable hardware stack, nested hardware DO loops, and fast auto-return interrupts
• Direct memory access (DMA) with six DMA channels supporting internal and external accesses; one-, two-, and three-dimensional transfers (including circular buffering); end-of-block-transfer interrupts; and triggering from interrupt lines and all peripherals
• Phase-lock loop (PLL) allows change of low-power divide factor (DF) without loss of lock and output clock with skew elimination
• Hardware debugging support including on-chip emulation (OnCE) module, Joint Test Action Group (JTAG) test access port (TAP)
Enhanced Filter Coprocessor (EFCOP)
• Internal 24 × 24-bit filtering and echo-cancellation coprocessor that runs in parallel to the DSP core
• Operation at the same frequency as the core (up to 275 MHz)
• Support for a variety of filter modes, some of which are optimized for cellular base station applications:
• Real finite impulse response (FIR) with real taps
• Complex FIR with complex taps
• Complex FIR generating pure real or pure imaginary outputs alternately
• A 4-bit decimation factor in FIR filters, thus providing a decimation ratio up to 16
• Direct form 1 (DFI) Infinite Impulse Response (IIR) filter
• Direct form 2 (DFII) IIR filter
• Four scaling factors (1, 4, 8, 16) for IIR output
• Adaptive FIR filter with true least mean square (LMS) coefficient updates
• Adaptive FIR filter with delayed LMS coefficient updates
Internal Peripherals
• Enhanced 8-bit parallel host interface (HI08) supports a variety of buses (for example, ISA) and provides glueless connection to a number of industry-standard microcomputers, microprocessors, and DSPs
• Two enhanced synchronous serial interfaces (ESSI), each with one receiver and three transmitters (allows six-channel home theater)
• Serial communications interface (SCI) with baud rate generator
• Triple timer module
• Up to 34 programmable general-purpose input/output (GPIO) pins, depending on which peripherals are enabled
DSP56321VF200产品属性
- 类型
描述
- 型号
DSP56321VF200
- 功能描述
数字信号处理器和控制器 - DSP, DSC DSP56321FC200
- RoHS
否
- 制造商
Microchip Technology
- 核心
dsPIC
- 数据总线宽度
16 bit
- 程序存储器大小
16 KB 数据 RAM
- 大小
2 KB
- 最大时钟频率
40 MHz
- 可编程输入/输出端数量
35
- 定时器数量
3
- 设备每秒兆指令数
50 MIPs
- 工作电源电压
3.3 V
- 最大工作温度
+ 85 C
- 封装/箱体
TQFP-44
- 安装风格
SMD/SMT
供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
---|---|---|---|---|---|---|---|
FREESCALE |
24+ |
BGA |
2210 |
原装正品!公司现货热卖! |
|||
Freescale(飞思卡尔) |
24+ |
标准封装 |
14163 |
我们只是原厂的搬运工 |
|||
FREESCALE |
2020+ |
BGA |
120000 |
100%进口原装正品公司现货库存 |
|||
FREESCALE |
23+ |
NA |
19960 |
只做进口原装,终端工厂免费送样 |
|||
Freescale |
25+ |
BGA |
2200 |
保证有货!质优价美!欢迎查询!! |
|||
Freescale |
24+ |
BGA |
2140 |
全新原装!现货特价供应 |
|||
FREESCALE |
2022 |
BGA |
1100 |
原装库存特价销售 |
|||
FREESCALE |
23+ |
BGA |
50000 |
全新原装正品现货,支持订货 |
|||
FREESCALE |
23+ |
BGA |
3000 |
一级代理原厂VIP渠道,专注军工、汽车、医疗、工业、 |
|||
FREESCALE |
2020+ |
BGA |
1500 |
原装现货,优势渠道订货假一赔十 |
DSP56321VF200 价格
参考价格:¥521.9383
DSP56321VF200 资料下载更多...
DSP56321VF200 芯片相关型号
- 25CTQ040STRLPBF
- CK2A470MC
- CK2E470MC
- CS1C470MC
- DSP56321VF220
- EL1C101MC
- EL1V101MC
- FZ1E221MC
- GB19264DNYBANLB-V00
- GW1E101MC
- GW2A101MC
- HL1E221MC
- HL2A101MC
- HL2C101MC
- HL2D101MC
- HL2E101MC
- HR1V221MC
- HR2A101MC
- HU2E331LC
- IRG4P254S
- KL2D010LS
- KL2D471KS
- KL2W010LS
- KP2C010LS
- KZ2C471KS
- NT90TPHADDC15VS
- SC1C330MC
- SR1C470MC
- SR1V330MC
- SR2A470MC
Datasheet数据表PDF页码索引
- P1
- P2
- P3
- P4
- P5
- P6
- P7
- P8
- P9
- P10
- P11
- P12
- P13
- P14
- P15
- P16
- P17
- P18
- P19
- P20
- P21
- P22
- P23
- P24
- P25
- P26
- P27
- P28
- P29
- P30
- P31
- P32
- P33
- P34
- P35
- P36
- P37
- P38
- P39
- P40
- P41
- P42
- P43
- P44
- P45
- P46
- P47
- P48
- P49
- P50
- P51
- P52
- P53
- P54
- P55
- P56
- P57
- P58
- P59
- P60
- P61
- P62
- P63
- P64
- P65
- P66
- P67
- P68
- P69
- P70
- P71
- P72
- P73
- P74
- P75
- P76
- P77
- P78
- P79
- P80
- P81
- P82
- P83
- P84
- P85
- P86
- P87
- P88
- P89
- P90
- P91
- P92
- P93
- P94
- P95
- P96
- P97
Freescale Semiconductor, Inc 飞思卡尔半导体
飞思卡尔半导体(Freescale Semiconductor)是全球领先的半导体公司,全球总部位于美国德州的奥斯汀市。专注于嵌入式处理解决方案。飞思卡尔面向汽车、网络、工业和消费电子市场,提供的技术包括微处理器、微控制器、传感器、模拟集成电路和连接。飞思卡尔的一些主要应用和终端市场包括汽车安全、混合动力和全电动汽车、下一代无线基础设施、智能能源管理、便携式医疗器件、消费电器以及智能移动器件等。在全世界拥有多家设计、研发、制造和销售机构。Gregg Lowe是总裁兼CEO,该公司在纽约证券交易所股票代码(NYSE):FSL,在2013年投入了7.55亿美元的研发经费,占全年净销售额的18