位置:DSP56311 > DSP56311详情

DSP56311中文资料

厂家型号

DSP56311

文件大小

1666.98Kbytes

页面数量

96

功能描述

24-Bit Digital Signal Processor

DSP56311 Device Errata for Mask

数据手册

原厂下载下载地址一下载地址二到原厂下载

简称

FREESCALE飞思卡尔

生产厂商

Freescale Semiconductor, Inc

中文名称

飞思卡尔半导体官网

DSP56311数据手册规格书PDF详情

The DSP56311 is intended for applications requiring a large amount of internal memory, such as networking and wireless infrastructure applications. The onboard EFCOP can accelerate general filtering applications, such as echo-cancellation applications, correlation, and general-purpose convolution based algorithms.

The Freescale DSP56311, a member of the DSP56300 DSP family, supports network applications with general filtering operations. The Enhanced Filter Coprocessor (EFCOP) executes filter algorithms in parallel with core operations enhancing signal quality with no impact on channel throughput or total channels supported. The result is increased overall performance. Like the other DSP56300 family members, the DSP56311 uses a high-performance, single-clock-cycle-per- instruction engine (DSP56000 code-compatible), a barrel shifter, 24-bit addressing, an instruction cache, and a direct memory access (DMA) controller (see Figure 1). The DSP56311 performs at up to 150 million multiply-accumulates per second (MMACS), attaining up to 300 MMACS when the EFCOP is in use. It operates with an internal 150 MHz clock with a 1.8 volt core and independent 3.3 volt input/output (I/O) power.

Features

High-Performance DSP56300 Core

• Up to 150 million multiply-accumulates per second (MMACS) (300 MMACS using the EFCOP in filtering applications) with a 150 MHz clock at 1.8 V core and 3.3 V I/O

• Object code compatible with the DSP56000 core with highly parallel instruction set

• Data arithmetic logic unit (Data ALU) with fully pipelined 24 × 24-bit parallel Multiplier-Accumulator (MAC), 56-bit parallel barrel shifter (fast shift and normalization; bit stream generation and parsing), conditional ALU instructions, and 24-bit or 16-bit arithmetic support under software control

• Program control unit (PCU) with position-independent code (PIC) support, addressing modes optimized for DSP applications (including immediate offsets), internal instruction cache controller, internal memory expandable hardware stack, nested hardware DO loops, and fast auto-return interrupts

• Direct memory access (DMA) with six DMA channels supporting internal and external accesses; one-, two- , and three-dimensional transfers (including circular buffering); end-of-block-transfer interrupts; and triggering from interrupt lines and all peripherals

• Phase-lock loop (PLL) allows change of low-power divide factor (DF) without loss of lock and output clock with skew elimination

• Hardware debugging support including on-chip emulation (OnCE‘) module, Joint Test Action Group (JTAG) test access port (TAP)

Enhanced Filter Coprocessor (EFCOP)

• Internal 24 × 24-bit filtering and echo-cancellation coprocessor that runs in parallel to the DSP core

• Operation at the same frequency as the core (up to 150 MHz)

• Support for a variety of filter modes, some of which are optimized for cellular base station applications:

• Real finite impulse response (FIR) with real taps

• Complex FIR with complex taps

• Complex FIR generating pure real or pure imaginary outputs alternately

• A 4-bit decimation factor in FIR filters, thus providing a decimation ratio up to 16

• Direct form 1 (DFI) Infinite Impulse Response (IIR) filter

• Direct form 2 (DFII) IIR filter

• Four scaling factors (1, 4, 8, 16) for IIR output

• Adaptive FIR filter with true least mean square (LMS) coefficient updates

• Adaptive FIR filter with delayed LMS coefficient updates

Internal Peripherals

• Enhanced 8-bit parallel host interface (HI08) supports a variety of buses (for example, ISA) and provides glueless connection to a number of industry-standard microcomputers, microprocessors, and DSPs

• Two enhanced synchronous serial interfaces (ESSI), each with one receiver and three transmitters (allows six-channel home theater)

• Serial communications interface (SCI) with baud rate generator

• Triple timer module

• Up to 34 programmable general-purpose input/output (GPIO) pins, depending on which peripherals are enabled

DSP56311产品属性

  • 类型

    描述

  • 型号

    DSP56311

  • 制造商

    MOTOROLA

  • 制造商全称

    Motorola, Inc

  • 功能描述

    DSP56311 Device Errata for Mask

更新时间:2025-10-6 17:00:00
供应商 型号 品牌 批号 封装 库存 备注 价格
Freescale(飞思卡尔)
24+
标准封装
7088
我们只是原厂的搬运工
FREESCALE
196-BGA
3100
专业分销FREESCALE全系列产品!绝对原装正品!
FREESCALE
24+
BGA
41
只做原厂渠道 可追溯货源
FREESCALE
23+
BGA
98900
原厂原装正品现货!!
FREESCALE
24+
BGA196
13500
免费送样原盒原包现货一手渠道联系
FREESCALE
25+
BGA
6500
十七年专营原装现货一手货源,样品免费送
FREESCALE
21+
BGA
11000
只做正品原装现货
FREESCALE
24+
BGA
2000
全新原装深圳仓库现货有单必成
Freescale
24+
BGA
20000
全新原厂原装,进口正品现货,正规渠道可含税!!
Freescale
17+
BGA
6200
100%原装正品现货

DSP56311VL150 价格

参考价格:¥296.1022

型号:DSP56311VL150 品牌:Freescale 备注:这里有DSP56311多少钱,2025年最近7天走势,今日出价,今日竞价,DSP56311批发/采购报价,DSP56311行情走势销售排排榜,DSP56311报价。