位置:QL3012-2PQ208M > QL3012-2PQ208M详情

QL3012-2PQ208M中文资料

厂家型号

QL3012-2PQ208M

文件大小

239.12Kbytes

页面数量

14

功能描述

60,000 Usable PLD Gate pASIC3 FPGA Combining High Performance and High Density

数据手册

下载地址一下载地址二

简称

ETC1etc未分类制造商

生产厂商

List of Unclassifed Manufacturers

中文名称

未分类制造商官网

LOGO

QL3012-2PQ208M数据手册规格书PDF详情

[QUICK LOGIC]

Product Summary

The pASIC 3 FPGA family features up to 60,000 usable PLD gates. pASIC 3 FPGAs are fabricated on a 0.35mm four-layer metal process using Quick Logic’s patented ViaLink technology to provide a unique combination of high performance, high density, low cost, and extreme ease-of-use.

Device Highlights

High Performance and High Density

■60,000 Usable PLD Gates with 316 I/Os

■16-bit counter speeds over 300 MHZ, data path speeds over 400 MHz

■0.35um four-layer metal non-volatile CMOS process for smallest die sizes

Easy to Use/Fast Development Cycles

■100 routable with 100 utilization and complete pin-out stability

■Variable-grain logic cells provide high performance and 100 utilization

■Comprehensive design tools include high quality Verilog/VHDL synthesis

Advanced I/O Capabilities

■Interfaces with both 3.3 volt and 5.0 volt devices

■PCI compliant with 3.3V and 5.0V buses for -1/-2 speed grades

■Full JTAG boundary scan

■Registered I/O cells with individually controlled clocks and output enables

Features

Total of 180 I/O pins

■308 bidirectional input/output pins, PCI-compliant for 5.0 volt and 3.3 volt buses for -1/-2 speed grades

■8 high-drive input/distributed network pins Eight Low-Skew Distributed Networks

■Two array clock/control networks available to the logic cell flip-flop clock, set and reset inputs - each

driven by an input-only pin

■Up to six global clock/control networks available to the logic cell F1, clock, set and reset inputs and the input and I/O register clock, reset and enable inputs as well as the output enable control - each driven by an input-only or I/O pin, or any logic cell output or I/O cell feedback High Performance

■Input + logic cell + output total delays under 6 ns

■Data path speeds exceeding 400 MHz

■Counter speeds over 300 MHz

QL3012-2PQ208M产品属性

  • 类型

    描述

  • 型号

    QL3012-2PQ208M

  • 功能描述

    60,000 Usable PLD Gate pASIC3 FPGA Combining High Performance and High Density

更新时间:2025-6-2 15:30:00
供应商 型号 品牌 批号 封装 库存 备注 价格
QUICKLOGIC
24+
TQFP
375
QUICKLOG
25+23+
TQFP
35311
绝对原装正品全新进口深圳现货
QUICKLOG
2447
TQFP
100500
一级代理专营品牌!原装正品,优势现货,长期排单到货
QUICKLOG
23+
TQFP
50000
全新原装正品现货,支持订货
QUICKLOG
23+
TQFP
89630
当天发货全新原装现货
QUKLOG
24+
NA/
3492
原厂直销,现货供应,账期支持!
QUICKLOGIC
23+
QFP144
11200
原厂授权一级代理、全球订货优势渠道、可提供一站式BO
QUICKLOGIC
2023+
PLCC84
50000
原装现货
QUICKLOGIC
24+
PLCC84
3000
只做原装正品现货 欢迎来电查询15919825718
QC
23+
65480

ETC1相关芯片制造商

  • etc2
  • ETEK
  • ETL
  • ETRI
  • Etron
  • EUDYNA
  • eupec
  • EUROPA
  • EUROQUARTZ
  • EUTECH
  • EVE
  • EVEREST

List of Unclassifed Manufacturers 未分类制造商

中文资料: 125568条

etc未分类制造商