位置:QL2003-XPL84C > QL2003-XPL84C详情
QL2003-XPL84C中文资料
QL2003-XPL84C数据手册规格书PDF详情
[QuickLogic]
PRODUCT SUMMARY
The QL2003 is a 3,000 usable ASIC gate, 5,000 usable PLD gate member of the pASIC 2 family of FPGAs. pASIC 2 FPGAs employ a unique combination of architecture, technology, and software tools to provide high speed, high usable density, low price, and flexibility in the same devices. The flexibility and speed make pASIC 2 devices an efficient and high performance silicon solution for designs described using HDLs such as Verilog and VHDL, as well as schematics.
FEATURES
Ultimate Verilog/VHDL Silicon Solution
- Abundant, high-speed interconnect eliminates manual routing
- Flexible logic cell provides high efficiency and performance
- Design tools produce fast, efficient Verilog/VHDL synthesis
Speed, Density, Low Cost and Flexibility in One Device
- 16-bit counter speeds exceeding 200 MHz
- 3,000 usable ASIC gates, 5,000 usable PLD gates, 118 I/Os
- 3-layer metal ViaLink process for small die sizes
- 100 routable and pin-out maintainable
Advanced Logic Cell and I/O Capabilities
- Complex functions (up to 16 inputs) in a single logic cell
- High synthesis gate utilization from logic cell fragments
- Full IEEE Standard JTAG boundary scan capability
- Individually-controlled input/feedback registers and OEs on all I/O pins
Other Important Family Features
- 3.3V and 5.0V operation with low standby power
- I/O pin-compatibility between different devices in the same packages
- PCI compliant (at 5.0V), full speed 33 MHz implementations
- High design security provided by security fuses
Total of 118 I/O Pins
- 110 bidirectional input/output pins, PCI-compliant at 5.0V in -1/-2 speed grades
- 4 high-drive input-only pins
- 4 high-drive input/distributed network pins
Four Low-Skew (less than 0.5ns) Distributed Networks
- Two array networks available to logic cell flip-flop clock, set, and reset - each driven by an input-only pin
- Two global clock/control networks available to F1 logic input, and logic cell flip-flop clock, set, reset; input and I/O register clock, reset, enable; and output enable controls - each driven by an input-only pin, or any input or I/O pin, or any logic cell output or I/O cell feedback
High Performance
- Input + logic cell + output delays under 6 ns
- Datapath speeds exceeding 225 MHz
- Counter speeds over 200 MHz
供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
---|---|---|---|---|---|---|---|
QULCKLOGIC |
24+ |
PLCC84 |
58 |
只做原厂渠道 可追溯货源 |
|||
QUCKLOGIC |
23+ |
PLCC84 |
5000 |
绝对全新原装!现货!特价!请放心订购! |
|||
QUICHLOGIC |
24+ |
PLCC |
9 |
||||
QUICRLOGIC |
17+ |
PLCC |
6200 |
100%原装正品现货 |
|||
QUICKLOGIC |
24+ |
PLCC |
592 |
原装现货假一罚十 |
|||
QUICRLOGIC |
23+ |
5/SIP |
5000 |
原装正品,假一罚十 |
|||
QUCKLOGIC |
23+ |
PLCC84 |
1072 |
全新原装现货 |
|||
QUICKLOG |
22+ |
PLCC84 |
5000 |
全新原装现货!自家库存! |
|||
QUICRLOGIC |
24+ |
PLCC |
2987 |
只售原装自家现货!诚信经营!欢迎来电! |
|||
QUICKLO |
1948+ |
PLCC |
6852 |
只做原装正品现货!或订货假一赔十! |
QL2003-XPL84C 资料下载更多...
QL2003-XPL84C 芯片相关型号
- 1N4447
- AO4800AL
- AO4801L
- FDLL4449
- FDLL916B
- HLMP-BG11-N0RYY
- IS61LPD51218A-250B2
- IS61NLP51236-250TQLI
- IS61NVP12818A-250TQI
- IS61VF102418A-6.5B2
- IS64WV12816BLL
- LC307PBG1-30Q-A3
- M38B50M2XXXFP
- MAX5937LC
- N37100Q1EB1S
- N4340Q1EB1S
- N50480Q1EB1S
- PEEL22CV10AP-15
- PEEL22CV10API-25
- PEEL22CV10ASI-15
- QL2003
- QL2003-2PF144C
- S12EETS2KV1
- S12FTS128KV1D
- S12MSCANV2
- S12SPIV2D
- SMS2916SI2.7
- SN74AUC1G02YEPR
- SY100EP56VK4GTR
- ZXTN2010ASTZ
Datasheet数据表PDF页码索引
- P1
- P2
- P3
- P4
- P5
- P6
- P7
- P8
- P9
- P10
- P11
- P12
- P13
- P14
- P15
- P16
- P17
- P18
- P19
- P20
- P21
- P22
- P23
- P24
- P25
- P26
- P27
- P28
- P29
- P30
- P31
- P32
- P33
- P34
- P35
- P36
- P37
- P38
- P39
- P40
- P41
- P42
- P43
- P44
- P45
- P46
- P47
- P48
- P49
- P50
- P51
- P52
- P53
- P54
- P55
- P56
- P57
- P58
- P59
- P60
- P61
- P62
- P63
- P64
- P65
- P66
- P67
- P68
- P69
- P70
- P71
- P72
- P73
- P74
- P75
- P76
- P77
- P78
- P79
- P80
- P81
- P82
- P83
- P84
- P85
- P86
- P87
- P88
- P89
- P90
- P91
- P92
- P93
- P94
- P95
- P96
- P97