位置:QL2003-XPL84C > QL2003-XPL84C详情

QL2003-XPL84C中文资料

厂家型号

QL2003-XPL84C

文件大小

333.22Kbytes

页面数量

10

功能描述

3.3V and 5.0V pASIC-R 2 FPGA Combining Speed, Density, Low Cost and Flexibility

数据手册

下载地址一下载地址二

生产厂商

List of Unclassifed Manufacturers

简称

ETC1etc未分类制造商

中文名称

未分类制造商官网

LOGO

QL2003-XPL84C数据手册规格书PDF详情

[QuickLogic]

PRODUCT SUMMARY

The QL2003 is a 3,000 usable ASIC gate, 5,000 usable PLD gate member of the pASIC 2 family of FPGAs. pASIC 2 FPGAs employ a unique combination of architecture, technology, and software tools to provide high speed, high usable density, low price, and flexibility in the same devices. The flexibility and speed make pASIC 2 devices an efficient and high performance silicon solution for designs described using HDLs such as Verilog and VHDL, as well as schematics.

FEATURES

Ultimate Verilog/VHDL Silicon Solution

- Abundant, high-speed interconnect eliminates manual routing

- Flexible logic cell provides high efficiency and performance

- Design tools produce fast, efficient Verilog/VHDL synthesis

Speed, Density, Low Cost and Flexibility in One Device

- 16-bit counter speeds exceeding 200 MHz

- 3,000 usable ASIC gates, 5,000 usable PLD gates, 118 I/Os

- 3-layer metal ViaLink process for small die sizes

- 100 routable and pin-out maintainable

Advanced Logic Cell and I/O Capabilities

- Complex functions (up to 16 inputs) in a single logic cell

- High synthesis gate utilization from logic cell fragments

- Full IEEE Standard JTAG boundary scan capability

- Individually-controlled input/feedback registers and OEs on all I/O pins

Other Important Family Features

- 3.3V and 5.0V operation with low standby power

- I/O pin-compatibility between different devices in the same packages

- PCI compliant (at 5.0V), full speed 33 MHz implementations

- High design security provided by security fuses

Total of 118 I/O Pins

- 110 bidirectional input/output pins, PCI-compliant at 5.0V in -1/-2 speed grades

- 4 high-drive input-only pins

- 4 high-drive input/distributed network pins

Four Low-Skew (less than 0.5ns) Distributed Networks

- Two array networks available to logic cell flip-flop clock, set, and reset - each driven by an input-only pin

- Two global clock/control networks available to F1 logic input, and logic cell flip-flop clock, set, reset; input and I/O register clock, reset, enable; and output enable controls - each driven by an input-only pin, or any input or I/O pin, or any logic cell output or I/O cell feedback

High Performance

- Input + logic cell + output delays under 6 ns

- Datapath speeds exceeding 225 MHz

- Counter speeds over 200 MHz

更新时间:2025-5-19 15:00:00
供应商 型号 品牌 批号 封装 库存 备注 价格
QULCKLOGIC
24+
PLCC84
58
只做原厂渠道 可追溯货源
QUCKLOGIC
23+
PLCC84
5000
绝对全新原装!现货!特价!请放心订购!
QUICHLOGIC
24+
PLCC
9
QUICRLOGIC
17+
PLCC
6200
100%原装正品现货
QUICKLOGIC
24+
PLCC
592
原装现货假一罚十
QUICRLOGIC
23+
5/SIP
5000
原装正品,假一罚十
QUCKLOGIC
23+
PLCC84
1072
全新原装现货
QUICKLOG
22+
PLCC84
5000
全新原装现货!自家库存!
QUICRLOGIC
24+
PLCC
2987
只售原装自家现货!诚信经营!欢迎来电!
QUICKLO
1948+
PLCC
6852
只做原装正品现货!或订货假一赔十!

ETC1相关电路图

  • etc2
  • ETEK
  • ETL
  • ETRI
  • Etron
  • EUDYNA
  • eupec
  • EUROQUARTZ
  • EUTECH
  • EVE
  • EVEREST
  • Everlight

List of Unclassifed Manufacturers 未分类制造商

中文资料: 125553条

etc未分类制造商