位置:DM9102AT > DM9102AT详情
DM9102AT中文资料
DM9102AT数据手册规格书PDF详情
[Davicom]
General Description
The DM9102A is a fully integrated and cost-effective single chip Fast Ethernet NIC controller. It is designed with the low power and high performance process. It is a 3.3V device with 5V tolerance then it supports 3.3Vand 5V signaling.
The DM9102A provides direct interface to the PCI or the CardBus. It supports bus master capability and fully complies with PCI 2.2. In media side, The DM9102A interfaces to the UTP3,4,5 in 10Base-T and UTP5 in 100Base-TX. It is fully compliance with the IEEE 802.3u Spec. Its auto-negotiation function will automatically configure the DM9102A to take the maximum advantage of its abilities. The DM9102A is also support IEEE 802.3x full duplex flow control.
The DM9102A supports two types of power-management mechanisms. The main mechanism is based upon the OnNow architecture, which is required for PC99. The alternative mechanism is based upon theremote Wake-On LAN mechanism.
Features
■ Integrated Fast Ethernet MAC, Physical Layer and transceiver in one chip.
■ 128pin QFP/128pin TQFP with CMOS process.
■ +3.3V Power supply with +5V tolerant I/O.
■ Supports PCI and CardBus interfaces.
■ Comply with PCI specification 2.2.
■ PCI clock up to 40MHz.
■ PCI bus master architecture.
■ PCI bus burst mode data transfer.
■ Two large independent FIFO; receive FIFO & transmit FIFO.
■ Up to 256K bytes Boot EPROM or Flash interface.
■ EEPROM 93C46 interface supports node ID accesses configuration information and user define message.
■ Node address auto-load and reload.
■ Comply with IEEE 802.3u 100Base-TX and 802.3 10Base-T.
■ Comply with IEEE 802.3u auto-negotiation protocol for automatic link type selection.
■ Full Duplex/Half Duplex capability.
■ Support IEEE 802.3x Full Duplex Flow Control
■ VLAN support.
■ Comply with ACPI and PCI Bus Power Management.
■ Supports the MII (Media Independent Interface).
■ Supports Wake-On-LAN function and remote wake-up (Magic packet, Link Change and Microsoft® wake-up frame).
■ Supports 4 Wake-On-LAN (WOL) signals (active high pulse, active low pulse, active high , active low ).
■ High performance 100Mbps clock generator and data recovery circuit.
■ Digital clock recovery circuit using advanced digital algorithm to reduce jitter.
■ Adaptive equalization circuit and Baseline wandering restoration circuit for 100Mbps receiver.
■ Provides Loopback mode for easy system diagnostics.
DM9102AT产品属性
- 类型
描述
- 型号
DM9102AT
- 功能描述
Single Chip Fast Ethernet NIC controller
供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
---|---|---|---|---|---|---|---|
DM9102AT |
232 |
232 |
|||||
DAVICOM联杰国际 |
23+ |
LQFP128 |
3000 |
一级代理原厂VIP渠道,专注军工、汽车、医疗、工业、 |
|||
DAVICOM |
06+/07+ |
QFP |
322 |
全新原装100真实现货供应 |
|||
DAVICOM |
23+ |
LQFP128 |
8000 |
全新原装现货,欢迎来电咨询 |
|||
DAVICOM |
16+ |
QFP |
2500 |
进口原装现货/价格优势! |
|||
DAVICOM |
04/05/06+ |
QFP |
2081 |
||||
DAVICOM |
2016+ |
LQFP128 |
6523 |
只做进口原装现货!或订货假一赔十! |
|||
DAVICOM |
16+ |
LQFP128 |
1068 |
原装现货假一罚十 |
|||
DAVICOM |
2016+ |
LQFP128 |
6000 |
公司只做原装,假一罚十,可开17%增值税发票! |
|||
DAVICOM |
2021+ |
LQFP128 |
6070 |
百分百原装正品 |
DM9102AT 资料下载更多...
DM9102AT 芯片相关型号
- 2SK3053
- A-573G
- A-573Y
- BS-A365RE
- BS-C313RD-B
- BS-C315RE-B
- BS-C316RD-B
- BS-C365RE
- CFUM455DY
- CFWM455D
- CFWS455BY
- CY22392FXI
- CY22392ZC
- CY22392ZXC
- CY28158
- CY7C1352F-100AC
- CY7C63100
- DA03-11
- DC03-11HWA
- DS1500WEN
- DS1558Y
- EL2270
- MMBZ5V6ALT1G
- MP7226KP
- MPN3700
- XC6203E372TR
- XC6203E382TR
- XC6203E452TR
- XC6203P372TR
- XC6203P452TR
Datasheet数据表PDF页码索引
- P1
- P2
- P3
- P4
- P5
- P6
- P7
- P8
- P9
- P10
- P11
- P12
- P13
- P14
- P15
- P16
- P17
- P18
- P19
- P20
- P21
- P22
- P23
- P24
- P25
- P26
- P27
- P28
- P29
- P30
- P31
- P32
- P33
- P34
- P35
- P36
- P37
- P38
- P39
- P40
- P41
- P42
- P43
- P44
- P45
- P46
- P47
- P48
- P49
- P50
- P51
- P52
- P53
- P54
- P55
- P56
- P57
- P58
- P59
- P60
- P61
- P62
- P63
- P64
- P65
- P66
- P67
- P68
- P69
- P70
- P71
- P72
- P73
- P74
- P75
- P76
- P77
- P78
- P79
- P80
- P81
- P82
- P83
- P84
- P85