位置:CY7C2562XV18 > CY7C2562XV18详情

CY7C2562XV18中文资料

厂家型号

CY7C2562XV18

文件大小

406.03Kbytes

页面数量

27

功能描述

72-Mbit QDR짰 II Xtreme SRAM 2-Word Burst Architecture (2.5 Cycle Read Latency) with ODT

静态随机存取存储器 72MB(4Mx18) 1.8v 366MHz QDR II 静态随机存取存储器

数据手册

原厂下载下载地址一下载地址二到原厂下载

简称

CYPRESS赛普拉斯

生产厂商

Cypress Semiconductor

中文名称

赛普拉斯半导体公司官网

CY7C2562XV18数据手册规格书PDF详情

Functional Description

The CY7C2562XV18 and CY7C2564XV18 are 1.8 V Synchronous Pipelined SRAMs, equipped with QDR™-II+ architecture. Similar to QDR II architecture, QDR II+ architecture consists of two separate ports: the read port and the write port to access the memory array. The read port has dedicated data outputs to support read operations and the write port has dedicated data inputs to support write operations. QDR II+ architecture has separate data inputs and data outputs to completely eliminate the need to “turnaround” the data bus that exists with common devices.

Features

■ Separate independent read and write data ports

❐ Supports concurrent transactions

■ 450 MHz clock for high bandwidth

■ 2-word burst for reducing address bus frequency

■ Double data rate (DDR) interfaces on both read and write ports (data transferred at 900 MHz) at 450 MHz

■ Available in 2.5 clock cycle latency

■ Two input clocks (K and K) for precise DDR timing

❐ SRAM uses rising edges only

■ Echo clocks (CQ and CQ) simplify data capture in high-speed systems

■ Data valid pin (QVLD) to indicate valid data on the output

■ On-Die Termination (ODT) feature

❐ Supported for D[x:0], BWS[x:0], and K/K inputs

■ Single multiplexed address input bus latches address inputs for both read and write ports

■ Separate port selects for depth expansion

■ Synchronous internally self-timed writes

■ QDR™-II+ Xtreme operates with 2.5 cycle read latency when DOFF is asserted HIGH

■ Operates similar to QDR I device with 1 cycle read latency when DOFF is asserted LOW

■ Available in × 18, and × 36 configurations

■ Full data coherency, providing most current data

■ Core VDD = 1.8 V ± 0.1 V; VDDQ = 1.4 V to 1.6 V

❐ Supports 1.5 V I/O supply

■ HSTL inputs and variable drive HSTL output buffers

■ Available in 165-ball FBGA package (13 × 15 × 1.4 mm)

■ CY7C2564XV18 offered in both Pb-free and non Pb-free packages and CY7C2562XV18 offered in Pb-free package only.

■ JTAG 1149.1 compatible test access port

■ Phase-locked loop (PLL) for accurate data placement

CY7C2562XV18产品属性

  • 类型

    描述

  • 型号

    CY7C2562XV18

  • 功能描述

    静态随机存取存储器 72MB(4Mx18) 1.8v 366MHz QDR II 静态随机存取存储器

  • RoHS

  • 制造商

    Cypress Semiconductor

  • 存储容量

    16 Mbit

  • 组织

    1 M x 16

  • 访问时间

    55 ns

  • 电源电压-最大

    3.6 V

  • 电源电压-最小

    2.2 V

  • 最大工作电流

    22 uA

  • 最大工作温度

    + 85 C

  • 最小工作温度

    - 40 C

  • 安装风格

    SMD/SMT

  • 封装/箱体

    TSOP-48

  • 封装

    Tray

更新时间:2025-10-5 17:06:00
供应商 型号 品牌 批号 封装 库存 备注 价格
CYPRESS
24+
FBGA153
23000
免费送样原盒原包现货一手渠道联系
Cypress
165-FBGA
2500
Cypress一级分销,原装原盒原包装!
CYPRESS
23+
NA
1221
专业电子元器件供应链正迈科技特价代理特价,原装元器件供应,支持开发样品
CYPRESS
ROHS+Original
NA
1221
专业电子元器件供应链/QQ 350053121 /正纳电子
CYPRESS
25+
BGA-165
136
就找我吧!--邀您体验愉快问购元件!
Cypress
22+
165FBGA (13x15)
9000
原厂渠道,现货配单
Cypress
25+
电联咨询
7800
公司现货,提供拆样技术支持
CYPRESS
原厂封装
9800
原装进口公司现货假一赔百
Cypress
23+
165FBGA (13x15)
9000
原装正品,支持实单
CYPRESS
1513
FBGA165
404
一级代理,专注军工、汽车、医疗、工业、新能源、电力

CY7C2562XV18-450BZXC 价格

参考价格:¥1375.1627

型号:CY7C2562XV18-450BZXC 品牌:Cynergy 3 备注:这里有CY7C2562XV18多少钱,2025年最近7天走势,今日出价,今日竞价,CY7C2562XV18批发/采购报价,CY7C2562XV18行情走势销售排排榜,CY7C2562XV18报价。