位置:CY7C1916JV18-300BZXC > CY7C1916JV18-300BZXC详情

CY7C1916JV18-300BZXC中文资料

厂家型号

CY7C1916JV18-300BZXC

文件大小

616.03Kbytes

页面数量

26

功能描述

18-Mbit DDR-II SRAM 2-Word Burst Architecture

数据手册

下载地址一下载地址二到原厂下载

简称

CYPRESS赛普拉斯

生产厂商

Cypress Semiconductor

中文名称

赛普拉斯半导体公司官网

CY7C1916JV18-300BZXC数据手册规格书PDF详情

Functional Description

The CY7C1316JV18, CY7C1916JV18, CY7C1318JV18, and CY7C1320JV18 are 1.8V Synchronous Pipelined SRAMs equipped with DDR-II architecture. The DDR-II consists of an SRAM core with advanced synchronous peripheral circuitry and a one-bit burst counter.

Features

■ 18-Mbit density (2M x 8, 2M x 9, 1M x 18, 512K x 36)

■ 300 MHz clock for high bandwidth

■ 2-word burst for reducing address bus frequency

■ Double Data Rate (DDR) interfaces

(data transferred at 600 MHz) at 300 MHz

■ Two input clocks (K and K) for precise DDR timing

❐ SRAM uses rising edges only

■ Two input clocks for output data (C and C) to minimize clock

skew and flight time mismatches

■ Echo clocks (CQ and CQ) simplify data capture in high-speed

systems

■ Synchronous internally self-timed writes

■ DDR-II operates with 1.5 cycle read latency when the DLL is

enabled

■ Operates similar to a DDR-I device with 1 cycle read latency in

DLL off mode

■ 1.8V core power supply with HSTL inputs and outputs

■ Variable drive HSTL output buffers

■ Expanded HSTL output voltage (1.4V–VDD)

■ Available in 165-Ball FBGA package (13 x 15 x 1.4 mm)

■ Offered in both Pb-free and non Pb-free packages

■ JTAG 1149.1 compatible test access port

■ Delay Lock Loop (DLL) for accurate data placement

更新时间:2025-10-7 10:02:00
供应商 型号 品牌 批号 封装 库存 备注 价格
CYPRESS
22+
PDIP28 BN
5527
原装现货
CYPRESS
23+
PDIP28 BN
8000
只做原装现货
CYPRESS
23+
PDIP28 BN
7000
CYPRESS
25+
SOJ
6066
⊙⊙新加坡大量现货库存,深圳常备现货!欢迎查询!⊙
Cypress
SMD/DIP
3200
Cypress一级分销,原装原盒原包装!
CYPRESS
22+
SOJ
8000
原装正品支持实单
CYPRESS
23+
SOJ
44207
公司原装现货!主营品牌!可含税欢迎查询
CYPRESS
NEW
SOJ/28
9526
代理全系列销售, 全新原装正品,价格优势,长期供应,量大可订
Cypress
96
10
公司优势库存 热卖中!!
CYPRESS
2138+
原厂标准封装
8960
代理CYPRESS全系列芯片,原装现货