位置:CY7C1911JV18 > CY7C1911JV18详情

CY7C1911JV18中文资料

厂家型号

CY7C1911JV18

文件大小

689.64Kbytes

页面数量

27

功能描述

18-Mbit QDR II SRAM 4-Word Burst Architecture

静态随机存取存储器 18M QDRII 静态随机存取存储器 B4

数据手册

原厂下载下载地址一下载地址二到原厂下载

简称

CYPRESS赛普拉斯

生产厂商

CypressSemiconductor

中文名称

赛普拉斯半导体公司官网

CY7C1911JV18数据手册规格书PDF详情

Functional Description

The CY7C1311JV18, CY7C1911JV18, CY7C1313JV18, and CY7C1315JV18 are 1.8V Synchronous Pipelined SRAMs, equipped with QDR II architecture. QDR II architecture consists of two separate ports: the read port and the write port to access the memory array. The read port has dedicated data outputs to support read operations and the write port has dedicated data inputs to support write operations. QDR II architecture has separate data inputs and data outputs to eliminate the need to ‘turnaround’ the data bus required with common IO devices.

Features

■ Separate Independent Read and Write Data Ports

❐ Supports concurrent transactions

■ 300 MHz Clock for High Bandwidth

■ 4-word Burst for reducing Address Bus Frequency

■ Double Data Rate (DDR) interfaces on both read and write ports (data transferred at 600 MHz) at 300 MHz

■ Two Input Clocks (K and K) for Precise DDR Timing

❐ SRAM uses rising edges only

■ Two Input Clocks for Output Data (C and C) to minimize Clock Skew and Flight Time mismatches

■ Echo Clocks (CQ and CQ) simplify Data Capture in High Speed Systems

■ Single Multiplexed Address Input Bus latches Address Inputs for both Read and Write Ports

■ Separate Port Selects for Depth Expansion

■ Synchronous Internally Self-timed Writes

■ QDR® II Operates with 1.5 Cycle Read Latency when the Delay Lock Loop (DLL) is enabled

■ Operates like a QDR I device with 1 Cycle Read Latency in DLL Off Mode

■ Available in x8, x9, x18, and x36 configurations

■ Full Data Coherency, providing most current Data

■ Core VDD = 1.8 (±0.1V); IO VDDQ = 1.4V to VDD

■ Available in 165-Ball FBGA Package (13 x 15 x 1.4 mm)

■ Offered in both Pb-free and non Pb-free packages

■ Variable Drive HSTL Output Buffers

■ JTAG 1149.1 Compatible Test Access Port

■ Delay Lock Loop (DLL) for Accurate Data Placement

CY7C1911JV18产品属性

  • 类型

    描述

  • 型号

    CY7C1911JV18

  • 功能描述

    静态随机存取存储器 18M QDRII 静态随机存取存储器 B4

  • RoHS

  • 制造商

    Cypress Semiconductor

  • 存储容量

    16 Mbit

  • 组织

    1 M x 16

  • 访问时间

    55 ns

  • 电源电压-最大

    3.6 V

  • 电源电压-最小

    2.2 V

  • 最大工作电流

    22 uA

  • 最大工作温度

    + 85 C

  • 最小工作温度

    - 40 C

  • 安装风格

    SMD/SMT

  • 封装/箱体

    TSOP-48

  • 封装

    Tray

更新时间:2025-8-6 16:19:00
供应商 型号 品牌 批号 封装 库存 备注 价格
Cypress
165-FBGA
4600
Cypress一级分销,原装原盒原包装!
CYPRESS
2016+
FBGA165
6523
只做原装正品现货!或订货!
CYPRESS
20+
BGA-165
1001
就找我吧!--邀您体验愉快问购元件!
CYPRESS
2138+
原厂标准封装
8960
代理CYPRESS全系列芯片,原装现货
Cypress
22+
165FBGA (13x15)
9000
原厂渠道,现货配单
Cypress
25+
电联咨询
7800
公司现货,提供拆样技术支持
Cypress
23+
165FBGA (13x15)
9000
原装正品,支持实单
Cypress Semiconductor Corp
23+
165-FBGA(13x15)
7535
正品原装货价格低
CYPRESS(赛普拉斯)
24+
LBGA165
7350
现货供应,当天可交货!免费送样,原厂技术支持!!!
CYPRESS/赛普拉斯
24+
NA/
3369
原装现货,当天可交货,原型号开票