位置:CY7C1911JV18 > CY7C1911JV18详情
CY7C1911JV18中文资料
CY7C1911JV18数据手册规格书PDF详情
Functional Description
The CY7C1311JV18, CY7C1911JV18, CY7C1313JV18, and CY7C1315JV18 are 1.8V Synchronous Pipelined SRAMs, equipped with QDR II architecture. QDR II architecture consists of two separate ports: the read port and the write port to access the memory array. The read port has dedicated data outputs to support read operations and the write port has dedicated data inputs to support write operations. QDR II architecture has separate data inputs and data outputs to eliminate the need to ‘turnaround’ the data bus required with common IO devices.
Features
■ Separate Independent Read and Write Data Ports
❐ Supports concurrent transactions
■ 300 MHz Clock for High Bandwidth
■ 4-word Burst for reducing Address Bus Frequency
■ Double Data Rate (DDR) interfaces on both read and write ports (data transferred at 600 MHz) at 300 MHz
■ Two Input Clocks (K and K) for Precise DDR Timing
❐ SRAM uses rising edges only
■ Two Input Clocks for Output Data (C and C) to minimize Clock Skew and Flight Time mismatches
■ Echo Clocks (CQ and CQ) simplify Data Capture in High Speed Systems
■ Single Multiplexed Address Input Bus latches Address Inputs for both Read and Write Ports
■ Separate Port Selects for Depth Expansion
■ Synchronous Internally Self-timed Writes
■ QDR® II Operates with 1.5 Cycle Read Latency when the Delay Lock Loop (DLL) is enabled
■ Operates like a QDR I device with 1 Cycle Read Latency in DLL Off Mode
■ Available in x8, x9, x18, and x36 configurations
■ Full Data Coherency, providing most current Data
■ Core VDD = 1.8 (±0.1V); IO VDDQ = 1.4V to VDD
■ Available in 165-Ball FBGA Package (13 x 15 x 1.4 mm)
■ Offered in both Pb-free and non Pb-free packages
■ Variable Drive HSTL Output Buffers
■ JTAG 1149.1 Compatible Test Access Port
■ Delay Lock Loop (DLL) for Accurate Data Placement
CY7C1911JV18产品属性
- 类型
描述
- 型号
CY7C1911JV18
- 功能描述
静态随机存取存储器 18M QDRII 静态随机存取存储器 B4
- RoHS
否
- 制造商
Cypress Semiconductor
- 存储容量
16 Mbit
- 组织
1 M x 16
- 访问时间
55 ns
- 电源电压-最大
3.6 V
- 电源电压-最小
2.2 V
- 最大工作电流
22 uA
- 最大工作温度
+ 85 C
- 最小工作温度
- 40 C
- 安装风格
SMD/SMT
- 封装/箱体
TSOP-48
- 封装
Tray
供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
---|---|---|---|---|---|---|---|
Cypress |
165-FBGA |
4600 |
Cypress一级分销,原装原盒原包装! |
||||
CYPRESS |
2016+ |
FBGA165 |
6523 |
只做原装正品现货!或订货! |
|||
CYPRESS |
20+ |
BGA-165 |
1001 |
就找我吧!--邀您体验愉快问购元件! |
|||
CYPRESS |
2138+ |
原厂标准封装 |
8960 |
代理CYPRESS全系列芯片,原装现货 |
|||
Cypress |
22+ |
165FBGA (13x15) |
9000 |
原厂渠道,现货配单 |
|||
Cypress |
25+ |
电联咨询 |
7800 |
公司现货,提供拆样技术支持 |
|||
Cypress |
23+ |
165FBGA (13x15) |
9000 |
原装正品,支持实单 |
|||
Cypress Semiconductor Corp |
23+ |
165-FBGA(13x15) |
7535 |
正品原装货价格低 |
|||
CYPRESS(赛普拉斯) |
24+ |
LBGA165 |
7350 |
现货供应,当天可交货!免费送样,原厂技术支持!!! |
|||
CYPRESS/赛普拉斯 |
24+ |
NA/ |
3369 |
原装现货,当天可交货,原型号开票 |
CY7C1911JV18 资料下载更多...
CY7C1911JV18 芯片相关型号
- 2SJ438_09
- CDK2308BITQ64
- CDK8307AITQ80
- CDK8307BITQ80
- CDK8307EILP64
- CLC1011_1A
- CLC4011ITP14X
- CY7C0831AV
- CY7C0833AV
- CY7C1311JV18-300BZXC
- CY7C1315JV18-300BZC
- CY7C1361C
- CY7C1363C-133AJXI
- CY7C1480BV33
- CY7C1480BV33-167AXC
- CY7C1515KV18-333BZC
- CY7C63310_08
- CY7C6431X
- CY7C6431X_09_09
- CY8C20X66
- MC78PC30NTR
- MC78PC33NTR
- NUC2401MN
- STM706RDS6E
- STM706RDS6F
- STM706SM6E
- STM706SM6F
- STM706TM6E
- STM708SM6F
- STM708TDS6F
CYPRESS相关芯片制造商
Datasheet数据表PDF页码索引
- P1
- P2
- P3
- P4
- P5
- P6
- P7
- P8
- P9
- P10
- P11
- P12
- P13
- P14
- P15
- P16
- P17
- P18
- P19
- P20
- P21
- P22
- P23
- P24
- P25
- P26
- P27
- P28
- P29
- P30
- P31
- P32
- P33
- P34
- P35
- P36
- P37
- P38
- P39
- P40
- P41
- P42
- P43
- P44
- P45
- P46
- P47
- P48
- P49
- P50
- P51
- P52
- P53
- P54
- P55
- P56
- P57
- P58
- P59
- P60
- P61
- P62
- P63
- P64
- P65
- P66
- P67
- P68
- P69
- P70
- P71
- P72
- P73
- P74
- P75
- P76
- P77
- P78
- P79
- P80
- P81
- P82
- P83
- P84
- P85
- P86
- P87
- P88
- P89
- P90
- P91
- P92
- P93
- P94
- P95
- P96
- P97
- P98
- P99
- P100
- P101
- P102
- P103