位置:CY7C1512KV18 > CY7C1512KV18详情

CY7C1512KV18中文资料

厂家型号

CY7C1512KV18

文件大小

814.94Kbytes

页面数量

30

功能描述

72-Mbit QDR-II SRAM 2-Word Burst Architecture

静态随机存取存储器 4Mb x 18 200 MHz

数据手册

原厂下载下载地址一下载地址二到原厂下载

简称

CYPRESS赛普拉斯

生产厂商

Cypress Semiconductor

中文名称

赛普拉斯半导体公司官网

CY7C1512KV18数据手册规格书PDF详情

Functional Description

The CY7C1510KV18, CY7C1525KV18, CY7C1512KV18, and CY7C1514KV18 are 1.8V Synchronous Pipelined SRAMs, equipped with QDR-II architecture. QDR-II architecture consists of two separate ports: the read port and the write port to access the memory array. The read port has dedicated data outputs to support read operations and the write port has dedicated data inputs to support write operations. QDR-II architecture has separate data inputs and data outputs to completely eliminate the need to “turnaround” the data bus that exists with common I/O devices.

Features

■ Separate Independent Read and Write Data Ports

❐ Supports concurrent transactions

■ 333 MHz Clock for High Bandwidth

■ 2-word Burst on all Accesses

■ Double Data Rate (DDR) Interfaces on both Read and Write Ports (data transferred at 666 MHz) at 333 MHz

■ Two Input Clocks (K and K) for precise DDR timing

❐ SRAM uses rising edges only

■ Two Input Clocks for Output Data (C and C) to minimize Clock Skew and Flight Time mismatches

■ Echo Clocks (CQ and CQ) simplify Data Capture in High Speed Systems

■ Single Multiplexed Address Input bus latches Address Inputs for both Read and Write Ports

■ Separate Port Selects for Depth Expansion

■ Synchronous internally Self-timed Writes

■ QDR™-II operates with 1.5 Cycle Read Latency when DOFF is asserted HIGH

■ Operates similar to QDR-I Device with 1 Cycle Read Latency when DOFF is asserted LOW

■ Available in x8, x9, x18, and x36 Configurations

■ Full Data Coherency, providing Most Current Data

■ Core VDD = 1.8V (±0.1V); IO VDDQ = 1.4V to VDD

❐ Supports both 1.5V and 1.8V IO supply

■ Available in 165-ball FBGA Package (13 x 15 x 1.4 mm)

■ Offered in both Pb-free and non Pb-free Packages

■ Variable Drive HSTL Output Buffers

■ JTAG 1149.1 Compatible Test Access Port

■ Phase Locked Loop (PLL) for Accurate Data Placement

CY7C1512KV18产品属性

  • 类型

    描述

  • 型号

    CY7C1512KV18

  • 功能描述

    静态随机存取存储器 4Mb x 18 200 MHz

  • RoHS

  • 制造商

    Cypress Semiconductor

  • 存储容量

    16 Mbit

  • 组织

    1 M x 16

  • 访问时间

    55 ns

  • 电源电压-最大

    3.6 V

  • 电源电压-最小

    2.2 V

  • 最大工作电流

    22 uA

  • 最大工作温度

    + 85 C

  • 最小工作温度

    - 40 C

  • 安装风格

    SMD/SMT

  • 封装/箱体

    TSOP-48

  • 封装

    Tray

更新时间:2025-10-7 14:04:00
供应商 型号 品牌 批号 封装 库存 备注 价格
Cypress
25+
30000
原装正品,现货优势
CYPRESS/赛普拉斯
25+
BGA
32360
CYPRESS/赛普拉斯全新特价CY7C1512KV18-300BZXI即刻询购立享优惠#长期有货
CYPRESS
24+
BGA
23000
免费送样原盒原包现货一手渠道联系
CYPRESS
2024+
N/A
70000
柒号只做原装 现货价秒杀全网
CYPRESS/赛普拉斯
21+
FBGA165
30000
只做正品原装现货
CYPRESS原装正品专卖
NEW
BGA165
16466
全新原装正品,价格优势,长期供应,量大可订
Cypress(赛普拉斯)
25+
5000
只做原装 假一罚百 可开票 可售样
CYPRESS/赛普拉斯
24+
BGA
105
原厂授权代理 价格绝对优势
CYPRESS/赛普拉斯
25+
SMD
918000
明嘉莱只做原装正品现货
CYPRESS/赛普拉斯
23+
BGA
25000
代理原装现货,假一赔十

CY7C1512KV18-333BZXC 价格

参考价格:¥919.8667

型号:CY7C1512KV18-333BZXC 品牌:Cynergy 3 备注:这里有CY7C1512KV18多少钱,2025年最近7天走势,今日出价,今日竞价,CY7C1512KV18批发/采购报价,CY7C1512KV18行情走势销售排排榜,CY7C1512KV18报价。