位置:CY7C1512KV18-333BZI > CY7C1512KV18-333BZI详情
CY7C1512KV18-333BZI中文资料
CY7C1512KV18-333BZI数据手册规格书PDF详情
Functional Description
The CY7C1510KV18, CY7C1525KV18, CY7C1512KV18, and CY7C1514KV18 are 1.8V Synchronous Pipelined SRAMs, equipped with QDR-II architecture. QDR-II architecture consists of two separate ports: the read port and the write port to access the memory array. The read port has dedicated data outputs to support read operations and the write port has dedicated data inputs to support write operations. QDR-II architecture has separate data inputs and data outputs to completely eliminate the need to “turnaround” the data bus that exists with common I/O devices.
Features
■ Separate Independent Read and Write Data Ports
❐ Supports concurrent transactions
■ 333 MHz Clock for High Bandwidth
■ 2-word Burst on all Accesses
■ Double Data Rate (DDR) Interfaces on both Read and Write Ports (data transferred at 666 MHz) at 333 MHz
■ Two Input Clocks (K and K) for precise DDR timing
❐ SRAM uses rising edges only
■ Two Input Clocks for Output Data (C and C) to minimize Clock Skew and Flight Time mismatches
■ Echo Clocks (CQ and CQ) simplify Data Capture in High Speed Systems
■ Single Multiplexed Address Input bus latches Address Inputs for both Read and Write Ports
■ Separate Port Selects for Depth Expansion
■ Synchronous internally Self-timed Writes
■ QDR™-II operates with 1.5 Cycle Read Latency when DOFF is asserted HIGH
■ Operates similar to QDR-I Device with 1 Cycle Read Latency when DOFF is asserted LOW
■ Available in x8, x9, x18, and x36 Configurations
■ Full Data Coherency, providing Most Current Data
■ Core VDD = 1.8V (±0.1V); IO VDDQ = 1.4V to VDD
❐ Supports both 1.5V and 1.8V IO supply
■ Available in 165-ball FBGA Package (13 x 15 x 1.4 mm)
■ Offered in both Pb-free and non Pb-free Packages
■ Variable Drive HSTL Output Buffers
■ JTAG 1149.1 Compatible Test Access Port
■ Phase Locked Loop (PLL) for Accurate Data Placement
CY7C1512KV18-333BZI产品属性
- 类型
描述
- 型号
CY7C1512KV18-333BZI
- 功能描述
静态随机存取存储器 72MB(4Mx18) 1.8v 333MHz QDR II 静态随机存取存储器
- RoHS
否
- 制造商
Cypress Semiconductor
- 存储容量
16 Mbit
- 组织
1 M x 16
- 访问时间
55 ns
- 电源电压-最大
3.6 V
- 电源电压-最小
2.2 V
- 最大工作电流
22 uA
- 最大工作温度
+ 85 C
- 最小工作温度
- 40 C
- 安装风格
SMD/SMT
- 封装/箱体
TSOP-48
- 封装
Tray
| 供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
|---|---|---|---|---|---|---|---|
Cypress |
165-FBGA |
6200 |
Cypress一级分销,原装原盒原包装! |
||||
Cypress |
24+ |
165FBGA |
5000 |
全现原装公司现货 |
|||
CYPRESS |
24+ |
165FBGA |
90000 |
进口原装现货假一罚十价格合理 |
|||
Cypress |
25+ |
25000 |
原厂原包 深圳现货 主打品牌 假一赔百 可开票! |
||||
CYPRESS |
23+ |
BGA |
44262 |
公司原装现货!主营品牌!可含税欢迎查询 |
|||
CYPRESS |
25+ |
BGA-165 |
136 |
就找我吧!--邀您体验愉快问购元件! |
|||
Cypress |
25+ |
电联咨询 |
7800 |
公司现货,提供拆样技术支持 |
|||
Cypress(赛普拉斯) |
25+ |
165-LBGA |
500000 |
源自原厂成本,高价回收工厂呆滞 |
|||
CYPRESS/赛普拉斯 |
21+ |
BGA |
1709 |
||||
CYPRESS(赛普拉斯) |
24+ |
LBGA165 |
7350 |
现货供应,当天可交货!免费送样,原厂技术支持!!! |
CY7C1512KV18-333BZI 价格
参考价格:¥904.4166
CY7C1512KV18-333BZI 资料下载更多...
CY7C1512KV18-333BZI 芯片相关型号
- 820NQA2SS1R
- 820NQA3SS1R
- A2S1UCQ12VDC1.6D1
- ACA5-20PC-6-AC1-RL-C
- AED70US12
- AEH15US15
- AEH15US18
- AEH15US24
- AEH15US48
- AEH24US07
- AEH24US15
- AEH45UM25
- AEH45US48
- AEL15US12
- AEL15US15
- AEP06US05
- AEP06US10
- AML120PS12
- AML120PS19
- CEA10-103-B201
- CEA10-104-Z201
- CEA10-105-Z201
- CY7C1512KV18-333BZXI
- CY7C1514KV18-333BZXC
- CY7C68003
- CY8C28445
- CY8C28452
- KSZ9021GQ
- MIC2003-0.8YM5
- MIC4744
CYPRESS相关芯片制造商
Datasheet数据表PDF页码索引
- P1
- P2
- P3
- P4
- P5
- P6
- P7
- P8
- P9
- P10
- P11
- P12
- P13
- P14
- P15
- P16
- P17
- P18
- P19
- P20
- P21
- P22
- P23
- P24
- P25
- P26
- P27
- P28
- P29
- P30
- P31
- P32
- P33
- P34
- P35
- P36
- P37
- P38
- P39
- P40
- P41
- P42
- P43
- P44
- P45
- P46
- P47
- P48
- P49
- P50
- P51
- P52
- P53
- P54
- P55
- P56
- P57
- P58
- P59
- P60
- P61
- P62
- P63
- P64
- P65
- P66
- P67
- P68
- P69
- P70
- P71
- P72
- P73
- P74
- P75
- P76
- P77
- P78
- P79
- P80
- P81
- P82
- P83
- P84
- P85
- P86
- P87
- P88
- P89
- P90
- P91
- P92
- P93
- P94
- P95
- P96
- P97
- P98
- P99
- P100
- P101
- P102
- P103
- P104
- P105
- P106
- P107
