位置:CY7C1427KV18 > CY7C1427KV18详情

CY7C1427KV18中文资料

厂家型号

CY7C1427KV18

文件大小

1324.29Kbytes

页面数量

32

功能描述

36-Mbit DDR II SRAM 2-Word Burst Architecture

数据手册

下载地址一下载地址二到原厂下载

简称

CYPRESS赛普拉斯

生产厂商

Cypress Semiconductor

中文名称

赛普拉斯半导体公司官网

CY7C1427KV18数据手册规格书PDF详情

Functional Description

The CY7C1416KV18, CY7C1427KV18, CY7C1418KV18, and CY7C1420KV18 are 1.8 V synchronous pipelined SRAM equipped with DDR II architecture. The DDR II consists of an SRAM core with advanced synchronous peripheral circuitry and a 1-bit burst counter.

Features

■ 36-Mbit density (4 M × 8, 4 M × 9, 2 M × 18, 1 M × 36)

■ 333 MHz clock for high bandwidth

■ 2-word burst for reducing address bus frequency

■ Double data rate (DDR) interfaces (data transferred at 666 MHz) at 333 MHz

■ Two input clocks (K and K) for precise DDR timing

❐ SRAM uses rising edges only

■ Two input clocks for output data (C and C) to minimize clock skew and flight time mismatches

■ Echo clocks (CQ and CQ) simplify data capture in high speed systems

■ Synchronous internally self-timed writes

■ DDR II operates with 1.5 cycle read latency when DOFF is asserted HIGH

■ Operates similar to DDR-I device with 1 cycle read latency when DOFF is asserted LOW

■ 1.8 V core power supply with HSTL inputs and outputs

■ Variable drive HSTL output buffers

■ Expanded HSTL output voltage (1.4 V to VDD)

❐ Supports both 1.5 V and 1.8 V IO supply

■ Available in 165-ball FBGA package (13 × 15 × 1.4 mm)

■ Offered in both Pb-free and non Pb-free packages

■ JTAG 1149.1 compatible test access port

■ Phase locked loop (PLL) for accurate data placement

更新时间:2025-10-25 11:02:00
供应商 型号 品牌 批号 封装 库存 备注 价格
CYPRESS
25+
PLCC68
9095
⊙⊙新加坡大量现货库存,深圳常备现货!欢迎查询!⊙
CYPRESS
24+
PLCC68
3500
原装现货,可开13%税票
Cypress
PLCC68
3200
Cypress一级分销,原装原盒原包装!
CYPRESS
2023+
PLCC68
50000
原装现货
CYPRESS
22+
PLCC
6592
原装现货
CYPRESS
23+
PLCC
8000
只做原装现货
CYPRESS
23+
PLCC
7000
CYPRESS
NEW
PLCC
9526
代理全系列销售, 全新原装正品,价格优势,长期供应,量大可订
CYPRESS
24+
PLCC-68P
9
CYPRESS
9627+
PLCC
110
普通