位置:CY7C1316KV18 > CY7C1316KV18详情

CY7C1316KV18中文资料

厂家型号

CY7C1316KV18

文件大小

1019.5Kbytes

页面数量

32

功能描述

18-Mbit DDR II SRAM Two-Word Burst Architecture

数据手册

下载地址一下载地址二到原厂下载

简称

CYPRESS赛普拉斯

生产厂商

Cypress Semiconductor

中文名称

赛普拉斯半导体公司官网

CY7C1316KV18数据手册规格书PDF详情

Functional Description

The CY7C1316KV18, CY7C1916KV18, CY7C1318KV18, and CY7C1320KV18 are 1.8 V synchronous pipelined SRAM equipped with DDR II architecture. The DDR II consists of an SRAM core with advanced synchronous peripheral circuitry and a 1-bit burst counter.

Features

■ 18-Mbit density (2 M × 8, 2 M × 9, 1 M × 18, 512 K × 36)

■ 333-MHz clock for high bandwidth

■ Two-word burst for reducing address bus frequency

■ Double data rate (DDR) interfaces (data transferred at 666 MHz) at 333 MHz

■ Two input clocks (K and K) for precise DDR timing

❐ SRAM uses rising edges only

■ Two input clocks for output data (C and C) to minimize clock skew and flight time mismatches

■ Echo clocks (CQ and CQ) simplify data capture in high-speed systems

■ Synchronous internally self-timed writes

■ DDR II operates with 1.5 cycle read latency when DOFF is asserted HIGH

■ Operates similar to DDR-I device with 1 cycle read latency when DOFF is asserted LOW

■ 1.8 V core power supply with HSTL inputs and outputs

■ Variable drive HSTL output buffers

■ Expanded HSTL output voltage (1.4 V–VDD)

❐ Supports both 1.5 V and 1.8 V I/O supply

■ Available in 165-ball FBGA package (13 × 15 × 1.4 mm)

■ Offered in both Pb-free and non Pb-free packages

■ JTAG 1149.1 compatible test access port

■ Phase locked loop (PLL) for accurate data placement

更新时间:2025-10-13 16:22:00
供应商 型号 品牌 批号 封装 库存 备注 价格
CYPRESS
25+
DIP-16
18000
原厂直接发货进口原装
CYPRESS
23+
QFP
20000
原厂授权代理分销现货只做原装正迈科技样品支持现货
CYPRESS
23+
BGA
5000
原装正品,假一罚十
CYPRESS
22+
BGA
2000
原装正品现货
CYPRESS
20+
165FBGA
11520
特价全新原装公司现货
CYPRESS
2138+
原厂标准封装
8960
代理CYPRESS全系列芯片,原装现货
CYPRESS
22+
BGA
8000
原装正品支持实单
CYPRESS
22+
null
4179
原装现货
CYPRESS
23+
null
8000
只做原装现货
CYPRESS
23+
null
7000