位置:CY7C1313JV18-300BZC > CY7C1313JV18-300BZC详情
CY7C1313JV18-300BZC中文资料
CY7C1313JV18-300BZC数据手册规格书PDF详情
Functional Description
The CY7C1311JV18, CY7C1911JV18, CY7C1313JV18, and CY7C1315JV18 are 1.8V Synchronous Pipelined SRAMs, equipped with QDR II architecture. QDR II architecture consists of two separate ports: the read port and the write port to access the memory array. The read port has dedicated data outputs to support read operations and the write port has dedicated data inputs to support write operations. QDR II architecture has separate data inputs and data outputs to eliminate the need to ‘turnaround’ the data bus required with common IO devices.
Features
■ Separate Independent Read and Write Data Ports
❐ Supports concurrent transactions
■ 300 MHz Clock for High Bandwidth
■ 4-word Burst for reducing Address Bus Frequency
■ Double Data Rate (DDR) interfaces on both read and write ports (data transferred at 600 MHz) at 300 MHz
■ Two Input Clocks (K and K) for Precise DDR Timing
❐ SRAM uses rising edges only
■ Two Input Clocks for Output Data (C and C) to minimize Clock Skew and Flight Time mismatches
■ Echo Clocks (CQ and CQ) simplify Data Capture in High Speed Systems
■ Single Multiplexed Address Input Bus latches Address Inputs for both Read and Write Ports
■ Separate Port Selects for Depth Expansion
■ Synchronous Internally Self-timed Writes
■ QDR® II Operates with 1.5 Cycle Read Latency when the Delay Lock Loop (DLL) is enabled
■ Operates like a QDR I device with 1 Cycle Read Latency in DLL Off Mode
■ Available in x8, x9, x18, and x36 configurations
■ Full Data Coherency, providing most current Data
■ Core VDD = 1.8 (±0.1V); IO VDDQ = 1.4V to VDD
■ Available in 165-Ball FBGA Package (13 x 15 x 1.4 mm)
■ Offered in both Pb-free and non Pb-free packages
■ Variable Drive HSTL Output Buffers
■ JTAG 1149.1 Compatible Test Access Port
■ Delay Lock Loop (DLL) for Accurate Data Placement
供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
---|---|---|---|---|---|---|---|
Cypress |
22+ |
165FBGA (13x15) |
9000 |
原厂渠道,现货配单 |
|||
Cypress |
23+ |
165FBGA (13x15) |
9000 |
原装正品,支持实单 |
|||
Cypress |
165-FBGA |
5000 |
Cypress一级分销,原装原盒原包装! |
||||
CYPRESS |
23+ |
NA |
1221 |
专业电子元器件供应链正迈科技特价代理特价,原装元器件供应,支持开发样品 |
|||
CYPRESS |
ROHS+Original |
NA |
1221 |
专业电子元器件供应链/QQ 350053121 /正纳电子 |
|||
CYPRESS |
25+ |
BGA-165 |
284 |
就找我吧!--邀您体验愉快问购元件! |
|||
Cypress |
25+ |
25000 |
原厂原包 深圳现货 主打品牌 假一赔百 可开票! |
||||
CYPRESS |
22+ |
BGA |
8000 |
原装正品支持实单 |
|||
CYPRESS |
23+ |
BGA |
37339 |
公司原装现货!主营品牌!可含税欢迎查询 |
|||
Cypress |
25+ |
电联咨询 |
7800 |
公司现货,提供拆样技术支持 |
CY7C1313JV18-300BZC 资料下载更多...
CY7C1313JV18-300BZC 芯片相关型号
- 2SJ439_10
- CDK2308CILP64
- CLC2000ISO8
- CY7C0832AV-167BBC
- CY7C1313JV18
- CY7C1361C_2009
- CY7C1361C-100AXE
- CY7C1361C-133AXI
- CY7C1480BV33-167BZC
- CY7C1482BV33-167AXC
- CY7C1511KV18
- CY7C1526KV18-300BZC
- CY7C60123-PVXC
- CY7C63813-SXC
- CY7C638XX
- CY7C67300_08
- CY7C67300-100AXI
- CY8C20160
- CY8C20246-24LKXI
- CY8CPLC10-28PVXIT
- MC78FC33HT1G
- NTF6P02T3
- NTMFS4898NF
- NTMFS4898NF_10
- NTMFS4898NFT3G
- NYC008-6JRLREG
- STM706PDS6E
- STM706PM6E
- STM708SDS6E
- STM708TM6F
CYPRESS相关芯片制造商
Datasheet数据表PDF页码索引
- P1
- P2
- P3
- P4
- P5
- P6
- P7
- P8
- P9
- P10
- P11
- P12
- P13
- P14
- P15
- P16
- P17
- P18
- P19
- P20
- P21
- P22
- P23
- P24
- P25
- P26
- P27
- P28
- P29
- P30
- P31
- P32
- P33
- P34
- P35
- P36
- P37
- P38
- P39
- P40
- P41
- P42
- P43
- P44
- P45
- P46
- P47
- P48
- P49
- P50
- P51
- P52
- P53
- P54
- P55
- P56
- P57
- P58
- P59
- P60
- P61
- P62
- P63
- P64
- P65
- P66
- P67
- P68
- P69
- P70
- P71
- P72
- P73
- P74
- P75
- P76
- P77
- P78
- P79
- P80
- P81
- P82
- P83
- P84
- P85
- P86
- P87
- P88
- P89
- P90
- P91
- P92
- P93
- P94
- P95
- P96
- P97
- P98
- P99
- P100
- P101
- P102
- P103
- P104
- P105