位置:CY7C1311JV18-250BZXC > CY7C1311JV18-250BZXC详情

CY7C1311JV18-250BZXC中文资料

厂家型号

CY7C1311JV18-250BZXC

文件大小

689.64Kbytes

页面数量

27

功能描述

18-Mbit QDR II SRAM 4-Word Burst Architecture

数据手册

下载地址一下载地址二到原厂下载

简称

CYPRESS赛普拉斯

生产厂商

Cypress Semiconductor

中文名称

赛普拉斯半导体公司官网

CY7C1311JV18-250BZXC数据手册规格书PDF详情

Functional Description

The CY7C1311JV18, CY7C1911JV18, CY7C1313JV18, and CY7C1315JV18 are 1.8V Synchronous Pipelined SRAMs, equipped with QDR II architecture. QDR II architecture consists of two separate ports: the read port and the write port to access the memory array. The read port has dedicated data outputs to support read operations and the write port has dedicated data inputs to support write operations. QDR II architecture has separate data inputs and data outputs to eliminate the need to ‘turnaround’ the data bus required with common IO devices.

Features

■ Separate Independent Read and Write Data Ports

❐ Supports concurrent transactions

■ 300 MHz Clock for High Bandwidth

■ 4-word Burst for reducing Address Bus Frequency

■ Double Data Rate (DDR) interfaces on both read and write ports (data transferred at 600 MHz) at 300 MHz

■ Two Input Clocks (K and K) for Precise DDR Timing

❐ SRAM uses rising edges only

■ Two Input Clocks for Output Data (C and C) to minimize Clock Skew and Flight Time mismatches

■ Echo Clocks (CQ and CQ) simplify Data Capture in High Speed Systems

■ Single Multiplexed Address Input Bus latches Address Inputs for both Read and Write Ports

■ Separate Port Selects for Depth Expansion

■ Synchronous Internally Self-timed Writes

■ QDR® II Operates with 1.5 Cycle Read Latency when the Delay Lock Loop (DLL) is enabled

■ Operates like a QDR I device with 1 Cycle Read Latency in DLL Off Mode

■ Available in x8, x9, x18, and x36 configurations

■ Full Data Coherency, providing most current Data

■ Core VDD = 1.8 (±0.1V); IO VDDQ = 1.4V to VDD

■ Available in 165-Ball FBGA Package (13 x 15 x 1.4 mm)

■ Offered in both Pb-free and non Pb-free packages

■ Variable Drive HSTL Output Buffers

■ JTAG 1149.1 Compatible Test Access Port

■ Delay Lock Loop (DLL) for Accurate Data Placement

更新时间:2025-10-4 10:31:00
供应商 型号 品牌 批号 封装 库存 备注 价格
Cypress
22+
165FBGA (13x15)
9000
原厂渠道,现货配单
Cypress
23+
165FBGA (13x15)
9000
原装正品,支持实单
Cypress
23+
165-FBGA(13x15)
71890
专业分销产品!原装正品!价格优势!
CYPRESS
25+
BGA-165
284
就找我吧!--邀您体验愉快问购元件!
Cypress
25+
电联咨询
7800
公司现货,提供拆样技术支持
CYPRESS
25+
BGA
120
百分百原装正品 真实公司现货库存 本公司只做原装 可
CYPRESS/赛普拉斯
23+
BGA
98900
原厂原装正品现货!!
CYPRESS/赛普拉斯
25+
BGA
996880
只做原装,欢迎来电资询
CYPRESS/赛普拉斯
24+
BGA
27744
只做原装 公司现货库存
CYPRESS/赛普拉斯
24+
BGA
12000
原装正品 有挂就有货