位置:EPM7128SLC84-10N > EPM7128SLC84-10N详情

EPM7128SLC84-10N中文资料

厂家型号

EPM7128SLC84-10N

文件大小

1497.79Kbytes

页面数量

66

功能描述

Programmable Logic Device Family

CPLD - 复杂可编程逻辑器件 CPLD - MAX 7000 128 Macro 68 IOs

数据手册

原厂下载下载地址一下载地址二到原厂下载

生产厂商

ALTERA

EPM7128SLC84-10N数据手册规格书PDF详情

General Description

The MAX 7000 family of high-density, high-performance PLDs is based on Altera’s second-generation MAX architecture. Fabricated with advanced CMOS technology, the EEPROM-based MAX 7000 family provides 600 to 5,000 usable gates, ISP, pin-to-pin delays as fast as 5 ns, and counter speeds of up to 175.4 MHz. MAX 7000S devices in the -5, -6, -7, and -10 speed grades as well as MAX 7000 and MAX 7000E devices in -5, -6, -7, -10P, and -12P speed grades comply with the PCI Special Interest Group (PCI SIG) PCI Local Bus Specification, Revision 2.2. See Table 3 for available speed grades.

The MAX 7000E devices—including the EPM7128E, EPM7160E, EPM7192E, and EPM7256E devices—have several enhanced features: additional global clocking, additional output enable controls, enhanced interconnect resources, fast input registers, and a programmable slew rate.

In-system programmable MAX 7000 devices—called MAX 7000S devices—include the EPM7032S, EPM7064S, EPM7128S, EPM7160S, EPM7192S, and EPM7256S devices. MAX 7000S devices have the enhanced features of MAX 7000E devices as well as JTAG BST circuitry in devices with 128 or more macrocells, ISP, and an open-drain output option. See Table 4.

Features...

■ High-performance, EEPROM-based programmable logic devices (PLDs) based on second-generation MAX® architecture

■ 5.0-V in-system programmability (ISP) through the built-in IEEE Std. 1149.1 Joint Test Action Group (JTAG) interface available in MAX 7000S devices

– ISP circuitry compatible with IEEE Std. 1532

■ Includes 5.0-V MAX 7000 devices and 5.0-V ISP-based MAX 7000S devices

■ Built-in JTAG boundary-scan test (BST) circuitry in MAX 7000S devices with 128 or more macrocells

■ Complete EPLD family with logic densities ranging from 600 to 5,000 usable gates (see Tables 1 and 2)

■ 5-ns pin-to-pin logic delays with up to 175.4-MHz counter frequencies (including interconnect)

■ PCI-compliant devices available

■ Open-drain output option in MAX 7000S devices

■ Programmable macrocell flipflops with individual clear, preset, clock, and clock enable controls

■ Programmable power-saving mode for a reduction of over 50 in each macrocell

■ Configurable expander product-term distribution, allowing up to 32 product terms per macrocell

■ 44 to 208 pins available in plastic J-lead chip carrier (PLCC), ceramic pin-grid array (PGA), plastic quad flat pack (PQFP), power quad flat pack (RQFP), and 1.0-mm thin quad flat pack (TQFP) packages

■ Programmable security bit for protection of proprietary designs

■ 3.3-V or 5.0-V operation

– MultiVoltTM I/O interface operation, allowing devices to interface with 3.3-V or 5.0-V devices (MultiVolt I/O operation is not available in 44-pin packages)

– Pin compatible with low-voltage MAX 7000A and MAX 7000B devices

■ Enhanced features available in MAX 7000E and MAX 7000S devices

– Six pin- or logic-driven output enable signals

– Two global clock signals with optional inversion

– Enhanced interconnect resources for improved routability

– Fast input setup times provided by a dedicated path from I/O pin to macrocell registers

– Programmable output slew-rate control

■ Software design support and automatic place-and-route provided by Altera’s development system for Windows-based PCs and Sun SPARCstation, and HP 9000 Series 700/800 workstations

■ Additional design entry and simulation support provided by EDIF 2 0 0 and 3 0 0 netlist files, library of parameterized modules (LPM), Verilog HDL, VHDL, and other interfaces to popular EDA tools from manufacturers such as Cadence, Exemplar Logic, Mentor Graphics, OrCAD, Synopsys, and VeriBest

■ Programming support

– Altera’s Master Programming Unit (MPU) and programming hardware from third-party manufacturers program all MAX 7000 devices

– The BitBlaster™ serial download cable, ByteBlasterMV™ parallel port download cable, and MasterBlaster™ serial/universal serial bus (USB) download cable program MAX 7000S devices

EPM7128SLC84-10N产品属性

  • 类型

    描述

  • 型号

    EPM7128SLC84-10N

  • 功能描述

    CPLD - 复杂可编程逻辑器件 CPLD - MAX 7000 128 Macro 68 IOs

  • RoHS

  • 制造商

    Lattice

  • 存储类型

    EEPROM

  • 大电池数量

    128

  • 最大工作频率

    333 MHz

  • 延迟时间

    2.7 ns

  • 可编程输入/输出端数量

    64

  • 工作电源电压

    3.3 V

  • 最大工作温度

    + 90 C

  • 最小工作温度

    0 C

  • 封装/箱体

    TQFP-100

更新时间:2025-10-7 11:12:00
供应商 型号 品牌 批号 封装 库存 备注 价格
ALTERA
24+
PLCC84
8000
只做自己库存,全新原装进口正品假一赔百,可开13%增
ALTERA
21+
PLCC48
5000
全新原装 鄙视假货
ALTERA
1138
原装正品
ALTERA/阿尔特拉
23+
BGA169
18098
终端可以免费供样,支持BOM配单!
ALTERA(阿尔特拉)
24+
标准封装
9168
我们只是原厂的搬运工
ALTERA
23+
PLCC
3600
亚太地区ALTERA(阿特拉)专业分销商公司专卖产品
ALTERA
17+
PLCC
6200
100%原装正品现货
ALTERA
13+
PLCC84
6000
原装正品现货
ALTERA
23+
84PLCC
1104
ALTERA
20+
PLCC
46
英卓尔科技,进口原装现货!

EPM7128SLC84-10N 价格

参考价格:¥220.1246

型号:EPM7128SLC84-10N 品牌:Altera 备注:这里有EPM7128SLC84-10N多少钱,2025年最近7天走势,今日出价,今日竞价,EPM7128SLC84-10N批发/采购报价,EPM7128SLC84-10N行情走势销售排排榜,EPM7128SLC84-10N报价。