位置:EPM7064AELC44-10 > EPM7064AELC44-10详情

EPM7064AELC44-10中文资料

厂家型号

EPM7064AELC44-10

文件大小

1018.45Kbytes

页面数量

64

功能描述

Programmable Logic Device

CPLD - 复杂可编程逻辑器件 CPLD - MAX 7000 64 Macro 36 IOs

数据手册

原厂下载下载地址一下载地址二到原厂下载

生产厂商

ALTERA

EPM7064AELC44-10数据手册规格书PDF详情

General Description

MAX 7000A (including MAX 7000AE) devices are high-density, high-performance devices based on Altera’s second-generation MAX architecture.

Features...

■ High-performance 3.3-V EEPROM-based programmable logic

devices (PLDs) built on second-generation Multiple Array MatriX

(MAX®) architecture (see Table 1)

■ 3.3-V in-system programmability (ISP) through the built-in

IEEE Std. 1149.1 Joint Test Action Group (JTAG) interface with

advanced pin-locking capability

– MAX 7000AE device in-system programmability (ISP) circuitry

compliant with IEEE Std. 1532

– EPM7128A and EPM7256A device ISP circuitry compatible with

IEEE Std. 1532

■ Built-in boundary-scan test (BST) circuitry compliant with

IEEE Std. 1149.1

■ Supports JEDEC Jam Standard Test and Programming Language

(STAPL) JESD-71

■ Enhanced ISP features

– Enhanced ISP algorithm for faster programming (excluding

EPM7128A and EPM7256A devices)

– ISP_Done bit to ensure complete programming (excluding

EPM7128A and EPM7256A devices)

– Pull-up resistor on I/O pins during in-system programming

■ Pin-compatible with the popular 5.0-V MAX 7000S devices

■ High-density PLDs ranging from 600 to 10,000 usable gates

■ Extended temperature range

■ 4.5-ns pin-to-pin logic delays with counter frequencies of up to

227.3 MHz

■ MultiVoltTM I/O interface enables device core to run at 3.3 V, while

I/O pins are compatible with 5.0-V, 3.3-V, and 2.5-V logic levels

■ Pin counts ranging from 44 to 256 in a variety of thin quad flat pack

(TQFP), plastic quad flat pack (PQFP), ball-grid array (BGA), space

saving FineLine BGATM, and plastic J-lead chip carrier (PLCC)

packages

■ Supports hot-socketing in MAX 7000AE devices

■ Programmable interconnect array (PIA) continuous routing structure

for fast, predictable performance

■ PCI-compatible

■ Bus-friendly architecture, including programmable slew-rate control

■ Open-drain output option

■ Programmable macrocell registers with individual clear, preset,

clock, and clock enable controls

■ Programmable power-up states for macrocell registers in

MAX 7000AE devices

■ Programmable power-saving mode for 50 or greater power

reduction in each macrocell

■ Configurable expander product-term distribution, allowing up to

32 product terms per macrocell

■ Programmable security bit for protection of proprietary designs

■ 6 to 10 pin- or logic-driven output enable signals

■ Two global clock signals with optional inversion

■ Enhanced interconnect resources for improved routability

■ Fast input setup times provided by a dedicated path from I/O pin to

macrocell registers

■ Programmable output slew-rate control

■ Programmable ground pins

EPM7064AELC44-10产品属性

  • 类型

    描述

  • 型号

    EPM7064AELC44-10

  • 功能描述

    CPLD - 复杂可编程逻辑器件 CPLD - MAX 7000 64 Macro 36 IOs

  • RoHS

  • 制造商

    Lattice

  • 存储类型

    EEPROM

  • 大电池数量

    128

  • 最大工作频率

    333 MHz

  • 延迟时间

    2.7 ns

  • 可编程输入/输出端数量

    64

  • 工作电源电压

    3.3 V

  • 最大工作温度

    + 90 C

  • 最小工作温度

    0 C

  • 封装/箱体

    TQFP-100

更新时间:2025-10-6 17:00:00
供应商 型号 品牌 批号 封装 库存 备注 价格
ALTERA(阿尔特拉)
24+
标准封装
7063
我们只是原厂的搬运工
ALTERA
23+
PLCC44
3200
亚太地区ALTERA(阿特拉)专业分销商公司专卖产品
ALTERA
23+
44PLCC
1258
ALTERA
20+
PLCC
64
英卓尔科技,进口原装现货!
ALTERA
24+
SOIC-27
7882
免费送样原盒原包现货一手渠道联系
ALTERA
2024+
N/A
70000
柒号只做原装 现货价秒杀全网
ALTERA
2025+
PLCC
4119
全新原装、公司现货热卖
ALTERA/阿尔特拉
2023+
PLCC44
2000
专注军工、汽车、医疗、工业等方案配套一站式服务
ALTERA
24+
PLCC44
17
ALTERA
12+
PLCC
100000
公司主营ALTERA系列,全新原装,正品供应

EPM7064AELC44-10 价格

参考价格:¥59.0728

型号:EPM7064AELC44-10 品牌:Altera 备注:这里有EPM7064AELC44-10多少钱,2025年最近7天走势,今日出价,今日竞价,EPM7064AELC44-10批发/采购报价,EPM7064AELC44-10行情走势销售排排榜,EPM7064AELC44-10报价。