位置:EPF10K50 > EPF10K50详情

EPF10K50中文资料

厂家型号

EPF10K50

文件大小

1694.24Kbytes

页面数量

128

功能描述

Embedded Programmable Logic Device Family

1. Enhanced Configuration Devices(EPC4, EPC8, and EPC16) Data Sheet

数据手册

原厂下载下载地址一下载地址二到原厂下载

生产厂商

ALTERA

EPF10K50数据手册规格书PDF详情

General Description

Altera’s FLEX 10K devices are the industry’s first embedded PLDs. Based on reconfigurable CMOS SRAM elements, the Flexible Logic Element MatriX (FLEX) architecture incorporates all features necessary to implement common gate array megafunctions. With up to 250,000 gates, the FLEX 10K family provides the density, speed, and features to integrate entire systems, including multiple 32-bit buses, into a single device.

Features...

■ The industry’s first embedded programmable logic device (PLD)

family, providing System-on-a-Programmable-Chip (SOPC)

integration

– Embedded array for implementing megafunctions, such as

efficient memory and specialized logic functions

– Logic array for general logic functions

■ High density

– 10,000 to 250,000 typical gates (see Tables 1 and 2)

– Up to 40,960 RAM bits; 2,048 bits per embedded array block

(EAB), all of which can be used without reducing logic capacity

■ System-level features

– MultiVoltTM I/O interface support

– 5.0-V tolerant input pins in FLEX® 10KA devices

– Low power consumption (typical specification less than 0.5 mA

in standby mode for most devices)

– FLEX 10K and FLEX 10KA devices support peripheral

component interconnect Special Interest Group (PCI SIG) PCI

Local Bus Specification, Revision 2.2

– FLEX 10KA devices include pull-up clamping diode, selectable

on a pin-by-pin basis for 3.3-V PCI compliance

– Select FLEX 10KA devices support 5.0-V PCI buses with eight or

fewer loads

– Built-in Joint Test Action Group (JTAG) boundary-scan test

(BST) circuitry compliant with IEEE Std. 1149.1-1990, available

without consuming any device logic

– Devices are fabricated on advanced processes and operate with

a 3.3-V or 5.0-V supply voltage (see Table 3

– In-circuit reconfigurability (ICR) via external configuration

device, intelligent controller, or JTAG port

– ClockLockTM and ClockBoostTM options for reduced clock

delay/skew and clock multiplication

– Built-in low-skew clock distribution trees

– 100 functional testing of all devices; test vectors or scan chains

are not required

■ Flexible interconnect

– FastTrack® Interconnect continuous routing structure for fast,

predictable interconnect delays

– Dedicated carry chain that implements arithmetic functions such

as fast adders, counters, and comparators (automatically used by

software tools and megafunctions)

– Dedicated cascade chain that implements high-speed,

high-fan-in logic functions (automatically used by software tools

and megafunctions)

– Tri-state emulation that implements internal tri-state buses

– Up to six global clock signals and four global clear signals

(Continue ...)

EPF10K50产品属性

  • 类型

    描述

  • 型号

    EPF10K50

  • 制造商

    ALTERA

  • 制造商全称

    Altera Corporation

  • 功能描述

    1. Enhanced Configuration Devices(EPC4, EPC8, and EPC16) Data Sheet

更新时间:2025-10-6 16:33:00
供应商 型号 品牌 批号 封装 库存 备注 价格
ALTERA
23+
QFP240
450
百分之百优势产品,全新原装,可开17%增票!
ALTERA
25+
QFP240
980
专营XILINX,ALTERA代理原装现货114认证!
ALTERA
24+
QFP-240
1500
芯达集团专营军工IC
ALTERA
23+
BGA
120
优势渠道、优势价格
ALTERA
24+
240-BFQFP裸露焊盘
1200
AI芯片,车规MCU原装现货/为新能源汽车电子行业采购保驾护航
ALTERA
23+
6000
原装现货特价
ALTERA
91
原装正品
ALTERA(阿尔特拉)
25+
10000
就找我吧!--邀您体验愉快问购元件!
ALTERA(阿尔特拉)
24+
标准封装
10551
我们只是原厂的搬运工
ALTERA/阿尔特拉
24+
QFP240
566
原厂直供,支持账期,免费供样,技术支持

EPF10K50VRI240-4N 价格

参考价格:¥1657.8529

型号:EPF10K50VRI240-4N 品牌:ALT 备注:这里有EPF10K50多少钱,2025年最近7天走势,今日出价,今日竞价,EPF10K50批发/采购报价,EPF10K50行情走势销售排排榜,EPF10K50报价。

EPF10K50相关电子新闻