位置:ORT8850H > ORT8850H详情
ORT8850H中文资料
ORT8850H数据手册规格书PDF详情
Introduction
Field-programmable system chips (FPSCs) bring a whole new dimension to programmable logic: FPGA logic and an embedded system solution on a single device. Agere Systems Inc. has developed a solution for designers who need the many advantages of FPGA-based design implementation, coupled with high-speed serial backplane data transfer.
Embedded Core Features (Serial)
■ Implemented in an ORCA Series 4 FPGA.
■ Allows wide range of applications for SONET network termination application as well as generic data moving for high-speed backplane data transfer.
■ No knowledge of SONET/SDH needed in generic applications. Simply supply data, 78 MHz—106 MHz clock, and a frame pulse.
■ High-speed interface (HSI) function for clock/data recovery serial backplane data transfer without external clocks.
■ Eight-channel HSI function provides 850 Mbits/s serial interface per channel for a total chip bandwidth of 6.8 Gbits/s (full duplex).
■ HSI function uses Agere’s 850 Mbits/s serial interface core. Rates from 212 Mbits/s to 850 Mbits/s are supported directly (lower rates directly supported through decimation and interpolation).
■ LVDS I/Os compliant with EIA®-644 support hot insertion. All embedded LVDS I/Os include both input and output on-board termination to allow long-haul driving of backplanes.
■ Low-power 1.5 V HSI core.
■ Low-power LVDS buffers.
■ Programmable STS-1, STS-3, and STS-12 framing.
■ Independent STS-1, STS-3, and STS-12 data streams per quad channels.
■ 8:1 data multiplexing/demultiplexing for 106.25 MHz byte-wide data processing in FPGA logic.
■ On-chip, phase-lock loop (PLL) clock meets B jitter tolerance specification of ITU-T recommendation G.958.
■ Powerdown option of HSI receiver on a per-channel basis.
■ Selectable 8B/10B coder/decoder or SONET scrambler/descrambler.
■ HSI automatically recovers from loss-of-clock once its reference clock returns to normal operating state.
■ Frame alignment across multiple ORT8850 devices for work/protect switching at OC-192/STM-64 and above rates.
■ In-band management and configuration through transport overhead extraction/insertion.
■ Supports transparent modes where either the only insertion is A1/A2 framing bytes, or no bytes are inserted.
■ Streamlined pointer processor (pointer mover) for 8 kHz frame alignment to system clocks.
■ Built-in boundry scan (IEEE ®1149.1 JTAG).
■ FIFOs align incoming data across all eight channels (two groups of four channels or four groups of two channels) for both SONET scrambling and 8B/10B modes. Optional ability to bypass alignment FIFOs.
■ 1 + 1 protection supports STS-12/STS-48 redundancy by either software or hardware control for protection switching applications. STS-192 and above rates are supported through multiple devices.
■ ORCA FPGA soft intellectual property core support for a variety of applications.
■ Programmable STM pointer mover bypass mode.
■ Programmable STM framer bypass mode.
■ Programmable CDR bypass mode (clocked LVDS high-speed interface).
■ Redundant outputs and multiplexed redundant inputs for CDR I/Os allow for implementation of eight channels with redundancy on a single device.
ORT8850H产品属性
- 类型
描述
- 型号
ORT8850H
- 制造商
AGERE
- 制造商全称
AGERE
- 功能描述
Field-Programmable System Chip(FPSC) Eight-Channel x 850 Mbits/s Backplane Transceiver
| 供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
|---|---|---|---|---|---|---|---|
LATTICE |
2025+ |
BGA |
4119 |
全新原装、公司现货热卖 |
|||
LATTICE/莱迪斯 |
2025+ |
BGA680 |
1000 |
原装进口价格优 请找坤融电子! |
|||
24+ |
3000 |
公司存货 |
|||||
LATTICE |
23+ |
BGA |
12800 |
##公司主营品牌长期供应100%原装现货可含税提供技术 |
|||
LATTICE |
23+ |
BGA |
200 |
全新原装正品现货,支持订货 |
|||
LATTICE |
24+ |
BGA |
21580 |
原装现货 |
|||
LATTICE |
25+ |
BGA |
18000 |
原厂直接发货进口原装 |
|||
LATTICE |
23+ |
BGA |
5000 |
原装正品,假一罚十 |
|||
LATTICE |
17+ |
BGA |
6200 |
100%原装正品现货 |
|||
LATTICE |
2016+ |
BGA680 |
3900 |
只做原装,假一罚十,公司可开17%增值税发票! |
ORT8850H 资料下载更多...
ORT8850H 芯片相关型号
- 357-036-440-201
- 357-036-440-202
- 357-036-440-258
- ACT-E128K32C-150P7Q
- ACT-E128K32N-300P3Q
- D2526G863
- D2526G870
- D2526G876
- D2526G882
- D2526G890
- D2526G891
- D2526G892
- D2526G898
- D2587P8765
- LG1600KXH2380
- LG1626DXC
- LUCDA4044
- OR2T04A
- OR2T04A-4BA84
- OR3T55
- ORLI10G
- P172ABCS
- R192P
- R2860A040
- R2860D
- R2860E023
- R480
- R485
- R485JMAA
- TF1003C
AGERE相关芯片制造商
Datasheet数据表PDF页码索引
- P1
- P2
- P3
- P4
- P5
- P6
- P7
- P8
- P9
- P10
- P11
- P12
- P13
- P14
- P15
- P16
- P17
- P18
- P19
- P20
- P21
- P22
- P23
- P24
- P25
- P26
- P27
- P28
- P29
- P30
- P31
- P32
- P33
- P34
- P35
- P36
- P37
- P38
- P39
- P40
- P41
- P42
- P43
- P44
- P45
- P46
- P47
- P48
- P49
- P50
- P51
- P52
- P53
- P54
- P55
- P56
- P57
- P58
- P59
- P60
- P61
- P62
- P63
- P64
- P65
- P66
- P67
- P68
- P69
- P70
- P71
- P72
- P73
- P74
- P75
- P76
- P77
- P78
- P79
- P80
- P81
- P82
- P83
- P84
- P85
- P86
- P87
- P88
- P89
- P90
- P91
- P92
- P93
- P94
- P95
- P96
- P97
- P98
- P99
- P100
- P101
- P102
- P103
- P104
- P105
- P106
- P107
