位置:FW802A-DB > FW802A-DB详情
FW802A-DB中文资料
FW802A-DB数据手册规格书PDF详情
Description
The Agere Systems Inc. FW802A device provides the analog physical layer functions needed to implement a two-port node in a cable-based IEEE 1394-1995 and IEEE 1394a-2000 network.
Distinguishing Features
■ Compliant with IEEE Standard 1394a-2000, IEEE Standard for a High Performance Serial Bus Amendment 1.
■ Low-power consumption during powerdown or microlow-power sleep mode.
■ Supports extended BIAS_HANDSHAKE time for enhanced interoperability with camcorders.
■ While unpowered and connected to the bus, will not drive TPBIAS on a connected port even if receiving incoming bias voltage on that port.
■ Does not require external filter capacitors for PLL.
■ Does not require a separate 5 V supply for 5 V link controller interoperability.
■ Interoperable across 1394 cable with 1394 physical layers (PHY) using 5 V supplies.
■ Interoperable with 1394 link-layer controllers using 5 V supplies.
■ 1394a-2000 compliant common mode noise filter on incoming TPBIAS.
■ Powerdown features to conserve energy in batterypowered applications include:
— Device powerdown pin.
— Link interface disable using LPS.
— Inactive ports power down.
— Automatic microlow-power sleep mode during suspend.
■ Interface to link-layer controller supports Annex J electrical isolation as well as bus-keeper isolation.
Features
■ Provides two fully compliant cable ports at 100 Mbits/s, 200 Mbits/s, and 400 Mbits/s.
■ Fully supports OHCI requirements.
■ Supports arbitrated short bus reset to improve utilization of the bus.
■ Supports ack-accelerated arbitration and fly-by concatenation.
■ Supports connection debounce.
■ Supports multispeed packet concatenation.
■ Supports PHY pinging and remote PHY access packets.
■ Fully supports suspend/resume.
■ Supports PHY-link interface initialization and reset.
■ Supports 1394a-2000 register set.
■ Supports LPS/link-on as a part of PHY-link interface.
■ Supports provisions of IEEE 1394-1995 Standard for a High Performance Serial Bus.
■ Fully interoperable with FireWire† implementation of IEEE 1394-1995.
■ Reports cable power fail interrupt when voltage at CPS pin falls below 7.5 V.
■ Separate cable bias and driver termination voltage supply for each port.
■ Meets Intel‡ Mobile Power Guideline 2000.
Other Features
■ 64-pin TQFP package.
■ Single 3.3 V supply operation.
■ Data interface to link-layer controller provided through 2/4/8 parallel lines at 50 Mbits/s.
■ 25 MHz crystal oscillator and PLL provide transmit/ receive data at 100 Mbits/s, 200 Mbits/s, and 400 Mbits/s, and link-layer controller clock at 50 MHz.
■ Node power-class information signaling for system power management.
■ Multiple separate package signals provided for analog and digital supplies and grounds.
FW802A-DB产品属性
- 类型
描述
- 型号
FW802A-DB
- 制造商
AGERE
- 制造商全称
AGERE
- 功能描述
Low-Power PHY IEEE 1394A-2000 Two-Cable Transceiver/Arbiter Device
供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
---|---|---|---|---|---|---|---|
AGERE |
23+ |
原厂原包 |
19960 |
只做进口原装 终端工厂免费送样 |
|||
AGERE |
25+ |
QFP |
345 |
原装正品,假一罚十! |
|||
AGERE |
2016+ |
TQFP64 |
6523 |
只做进口原装现货!假一赔十! |
|||
AGERE |
24+ |
QFP |
85 |
||||
AGERE |
2016+ |
TQFP64 |
2600 |
只做原装,假一罚十,公司可开17%增值税发票! |
|||
AGERE |
23+ |
QFP64 |
5000 |
原装正品,假一罚十 |
|||
AGERE |
23+ |
TQFP |
1377 |
全新原装现货 |
|||
AGERE |
16+ |
TQFP |
2500 |
进口原装现货/价格优势! |
|||
AGERE |
0310+ |
TQFP-64 |
48 |
原装现货海量库存欢迎咨询 |
|||
AGERE |
22+ |
TQFP64 |
5000 |
全新原装现货!价格优惠!可长期 |
FW802A-DB 资料下载更多...
FW802A-DB 芯片相关型号
- 357-036-425-168
- 357-036-425-178
- 357-036-431-101
- 357-036-431-102
- ACT-E128K32C-150P7M
- ACT-E128K32N-140P3M
- ACT-E128K32N-250P3M
- ATTL7554BP
- ATTL7557AAU-TR
- ATTL7581BAE
- BRT1A16E-TR
- D2526G27
- D2526G35
- D2526G43
- D2526G48
- D2526G49
- D2587P49
- D571C21N
- D572-22FS
- D572-22GS
- D572C20AS
- D572C20NS
- E2505H54
- E2505H57
- E2505H59
- FDS6688
- L8567
- LUCL8567AAU-DT
- LUCL8575BP-TR
- LUCL8576BP-DT
Datasheet数据表PDF页码索引
- P1
- P2
- P3
- P4
- P5
- P6
- P7
- P8
- P9
- P10
- P11
- P12
- P13
- P14
- P15
- P16
- P17
- P18
- P19
- P20
- P21
- P22
- P23
- P24
- P25
- P26
- P27
- P28
- P29
- P30
- P31
- P32
- P33
- P34
- P35
- P36
- P37
- P38
- P39
- P40
- P41
- P42
- P43
- P44
- P45
- P46
- P47
- P48
- P49
- P50
- P51
- P52
- P53
- P54
- P55
- P56
- P57
- P58
- P59
- P60
- P61
- P62
- P63
- P64
- P65
- P66
- P67
- P68
- P69
- P70
- P71
- P72
- P73
- P74
- P75
- P76
- P77
- P78
- P79
- P80
- P81
- P82
- P83
- P84
- P85
- P86
- P87
- P88
- P89
- P90
- P91
- P92
- P93
- P94
- P95
- P96
- P97
- P98
- P99
- P100
Agere Systems
Agere Systems成立于2000年,是一家总部位于美国的半导体公司,专注于网络和存储解决方案。它起源于贝尔实验室,并在2000年从朗讯科技(Lucent Technologies)分拆出来。Agere的产品主要包括用于数据通信和无线通信的集成电路(IC)和系统。 Agere Systems的主要业务领域包括: 1. 网络处理和通信:提供用于电信和数据网络的高性能芯片和解决方案。 2. 存储解决方案:开发用于硬盘驱动器、固态硬盘和其他存储设备的控制器和接口技术。 3. 无线通信:提供支持移动通信和无线路由的解决方案。 Agere Systems因其在数据传输和存储技术领域的专业知识而闻名