位置:EV-ADF4382ASD2Z > EV-ADF4382ASD2Z详情

EV-ADF4382ASD2Z中文资料

厂家型号

EV-ADF4382ASD2Z

文件大小

3917Kbytes

页面数量

70

功能描述

Microwave Wideband Synthesizer with Integrated VCO

数据手册

下载地址一下载地址二到原厂下载

简称

AD亚德诺

生产厂商

Analog Devices

中文名称

亚德诺半导体技术有限公司官网

LOGO

EV-ADF4382ASD2Z数据手册规格书PDF详情

GENERAL DESCRIPTION

The ADF4382A is a high performance, ultralow jitter, fractional-N

phased-locked loop (PLL) with an integrated voltage controlled

oscillator (VCO) ideally suited for local oscillator (LO) generation

for 5G applications or data converter clock applications. The high

performance PLL has a figure of merit of −239 dBc/Hz, low 1/f

noise and high PFD frequency of 625 MHz in integer mode that can

achieve ultralow in-band noise and integrated jitter. The ADF4382A

can generate frequencies in a fundamental octave range of 11.5

GHz to 21 GHz, thereby eliminating the need for subharmonic

filters. The divide by 2 and divide by 4 output dividers on the

ADF4382A allow frequencies to be generated from 5.75 GHz to

10.5 GHz and 2.875 GHz to 5.25 GHz, respectively.

For multiple data converter clock applications, the ADF4382A automatically

aligns its output to the input reference edge by including

the output divider in the PLL feedback loop. For applications that require

deterministic delay or delay adjustment capability, a programmable

reference to output delay with <1 ps resolution is provided.

The reference to output delay matching across multiple devices and

over temperature allows predictable and precise multichip clock and

system reference (SYSREF) alignment.

The simplicity of the ADF4382A block diagram eases development

time with a simplified serial peripheral interface (SPI) register map,

repeatable multichip clock alignment, and limiting unwanted clock

spurs by allowing off-chip SYSREF generation.

FEATURES

► Fundamental output frequency range: 11.5 GHz to 21 GHz

► Divide by 2 output frequency range: 5.75 GHz to 10.5 GHz

► Divide by 4 output frequency range: 2.875 GHz to 5.25 GHz

► Integrated RMS jitter at 20 GHz = 20 fs (integration bandwidth:

100 Hz to 100 MHz)

► Integrated RMS jitter at 20 GHz = 31 fs (ADC SNR method)

► VCO autocalibration time < 100 μs

► Phase noise floor: −156 dBc/Hz at 20 GHz

► PLL specifications

► −239 dBc/Hz: normalized in-band phase noise floor

► −287 dBc/Hz: normalized 1/f phase noise floor

► 625 MHz maximum phase/frequency detector input frequency

► 4.5 GHz reference input frequency

► Typical spurious fPFD: −90 dBc

► Reference to output delay specifications

► Propagation delay temperature coefficient: 0.06 ps/°C

► Adjustment step size: <1 ps

► Multichip output phase alignment

► 3.3 V and 5 V power supplies

► ADIsimPLLTM loop filter design tool support

► 7 mm × 7 mm, 48-terminal LGA

► −40°C to +105°C operating temperature

APPLICATIONS

► High performance data converter clocking

► Wireless infrastructure (MC-GSM, 5G, 6G)

► Test and measurement

更新时间:2025-6-3 10:04:00
供应商 型号 品牌 批号 封装 库存 备注 价格
ADI/亚德诺
25+
20000
原装现货,可追溯原厂渠道
ADI/亚德诺
23+
EB/PCB
3000
只做原装正品,假一赔十
ADI
24+
SMD
5500
ADI一级代理商绝对进口原装假一赔十
ADI(亚德诺)/LINEAR
2447
-
315000
1个/袋一级代理专营品牌!原装正品,优势现货,长期排
ADI/亚德诺
23+
EV-ADF5355SD1Z
10000
原厂授权一级代理,专业海外优势订货,价格优势、品种
ADI(亚德诺)
24+
7350
原装进口,原厂直销!当天可交货,支持原型号开票!
ADI(亚德诺)
24+
NA/
8735
原厂直销,现货供应,账期支持!
ADI/亚德诺
2406+
650
诚信经营!进口原装!量大价优!
ADI(亚德诺)
23+
-
7327
原厂渠道,品质保证,原装正品现货
ADI/亚德诺
20+
EvaluationBoard
33680
ADI全新原装-可开原型号增税票

AD相关芯片制造商

  • ADAM-TECH
  • A-DATA
  • ADDTEK
  • ADELS
  • ADL
  • Adlink
  • ADMOS
  • ADPOW
  • ADTECH
  • ADV
  • ADVANCEDENERGY
  • ADVANCEDPHOTONIX

Analog Devices 亚德诺半导体技术有限公司

中文资料: 85991条

(Analog Devices,简称ADI)成立于1965年,总部位于美国马萨诸塞州诺丁汉,是全球领先的高性能模拟、混合信号和数字信号处理集成电路(IC)设计与制造公司。ADI致力于为各种应用提供创新的解决方案,涵盖通信、工业、汽车、医疗、消费电子和数据中心等多个领域。 公司以其强大的研发实力和专业技术著称,拥有广泛的产品组合,包括放大器、转换器、传感器和处理器等,能够满足客户在信号处理和控制方面的需求。ADI的产品被广泛应用于数据测量、无线通信、音频处理、视频监控以及自动化和控制系统等领域。 模拟器件公司始终致力于推动技术创新,凭借强大的科技实力,为客户提供高效、可靠的解决方案,帮助他们提高