位置:APA6001 > APA6001详情

APA6001中文资料

厂家型号

APA6001

文件大小

5078.17Kbytes

页面数量

178

功能描述

ProASIC Flash Family FPGAs

数据手册

下载地址一下载地址二到原厂下载

简称

ACTEL

生产厂商

Actel Corporation

中文名称

官网

APA6001数据手册规格书PDF详情

Device Family Overview

The ProASICPLUS family of devices, Actel’s second generation family of flash FPGAs, offers enhanced performance over Actel’s ProASIC family. It combines the advantages of ASICs with the benefits of programmable devices through nonvolatile flash technology.

Features and Benefits

High Capacity

Commercial and Industrial

• 75,000 to 1 Million System Gates

• 27 K to 198 Kbits of Two-Port SRAM

• 66 to 712 User I/Os

Military

• 300, 000 to 1 Million System Gates

• 72 K to 198 Kbits of Two Port SRAM

• 158 to 712 User I/Os

Reprogrammable Flash Technology

• 0.22 µm 4 LM Flash-Based CMOS Process

• Live At Power-Up (LAPU) Level 0 Support

• Single-Chip Solution

• No Configuration Device Required

• Retains Programmed Design during Power-Down/Up Cycles

• Mil/Aero Devices Operate over Full Military Temperature Range

Performance

• 3.3 V, 32-Bit PCI, up to 50 MHz (33 MHz over military temperature)

• Two Integrated PLLs

• External System Performance up to 150 MHz

Secure Programming

• The Industry’s Most Effective Security Key (FlashLock®)

Low Power

• Low Impedance Flash Switches

• Segmented Hierarchical Routing Structure

• Small, Efficient, Configurable (Combinatorial or Sequential) Logic Cells

High Performance Routing Hierarchy

• Ultra-Fast Local and Long-Line Network

• High-Speed Very Long-Line Network

• High-Performance, Low Skew, Splittable Global Network

• 100 Routability and Utilization

I/O

• Schmitt-Trigger Option on Every Input

• 2.5 V / 3.3 V Support with Individually-Selectable Voltage and Slew Rate

• Bidirectional Global I/Os

• Compliance with PCI Specification Revision 2.2

• Boundary-Scan Test IEEE Std. 1149.1 (JTAG) Compliant

• Pin-Compatible Packages across the ProASICPLUS Family

Unique Clock Conditioning Circuitry

• PLL with Flexible Phase, Multiply/Divide, and Delay Capabilities

• Internal and/or External Dynamic PLL Configuration

• Two LVPECL Differential Pairs for Clock or Data Inputs

Standard FPGA and ASIC Design Flow

• Flexibility with Choice of Industry-Standard Front-End Tools

• Efficient Design through Front-End Timing and Gate Optimization

ISP Support

• In-System Programming (ISP) via JTAG Port

SRAMs and FIFOs

• SmartGen Netlist Generation Ensures Optimal Usage of Embedded Memory Blocks

• 24 SRAM and FIFO Configurations with Synchronous and Asynchronous Operation up to 150 MHz (typical)

更新时间:2025-10-11 10:05:00
供应商 型号 品牌 批号 封装 库存 备注 价格
ACTEL
15+
NA
200
受控型号特价订货只做全新进口原装-军工器
ANPEC/茂达
25+
SOP-8
15620
ANPEC/茂达全新特价APA6001-TRG即刻询购立享优惠#长期有货
ANPEC/茂达电子
21+
SOP-8
10000
全新原装 公司现货 价格优
ANPEC/茂达电子
23+
SOP-8
50000
全新原装正品现货,支持订货
ANPEC
23+
QFN
50000
全新原装正品现货,支持订货
ANPEC/茂达电子
23+
SOP8
3000
一级代理原厂VIP渠道,专注军工、汽车、医疗、工业、
ANPEC
16+
QFN
50
一级代理,专注军工、汽车、医疗、工业、新能源、电力
ANPEC/茂达
24+
NA/
644
优势代理渠道,原装正品,可全系列订货开增值税票
ANPEC/茂达电子
2223+
SOP8
26800
只做原装正品假一赔十为客户做到零风险
ANPEC/茂达
25+
SOP8
880000
明嘉莱只做原装正品现货