位置:APA1000 > APA1000详情
APA1000中文资料
APA1000数据手册规格书PDF详情
Device Family Overview
The ProASICPLUS family of devices, Actel’s second generation family of flash FPGAs, offers enhanced performance over Actel’s ProASIC family. It combines the advantages of ASICs with the benefits of programmable devices through nonvolatile flash technology.
Features and Benefits
High Capacity
Commercial and Industrial
• 75,000 to 1 Million System Gates
• 27 K to 198 Kbits of Two-Port SRAM
• 66 to 712 User I/Os
Military
• 300, 000 to 1 Million System Gates
• 72 K to 198 Kbits of Two Port SRAM
• 158 to 712 User I/Os
Reprogrammable Flash Technology
• 0.22 µm 4 LM Flash-Based CMOS Process
• Live At Power-Up (LAPU) Level 0 Support
• Single-Chip Solution
• No Configuration Device Required
• Retains Programmed Design during Power-Down/Up Cycles
• Mil/Aero Devices Operate over Full Military Temperature Range
Performance
• 3.3 V, 32-Bit PCI, up to 50 MHz (33 MHz over military temperature)
• Two Integrated PLLs
• External System Performance up to 150 MHz
Secure Programming
• The Industry’s Most Effective Security Key (FlashLock®)
Low Power
• Low Impedance Flash Switches
• Segmented Hierarchical Routing Structure
• Small, Efficient, Configurable (Combinatorial or Sequential) Logic Cells
High Performance Routing Hierarchy
• Ultra-Fast Local and Long-Line Network
• High-Speed Very Long-Line Network
• High-Performance, Low Skew, Splittable Global Network
• 100 Routability and Utilization
I/O
• Schmitt-Trigger Option on Every Input
• 2.5 V / 3.3 V Support with Individually-Selectable Voltage and Slew Rate
• Bidirectional Global I/Os
• Compliance with PCI Specification Revision 2.2
• Boundary-Scan Test IEEE Std. 1149.1 (JTAG) Compliant
• Pin-Compatible Packages across the ProASICPLUS Family
Unique Clock Conditioning Circuitry
• PLL with Flexible Phase, Multiply/Divide, and Delay Capabilities
• Internal and/or External Dynamic PLL Configuration
• Two LVPECL Differential Pairs for Clock or Data Inputs
Standard FPGA and ASIC Design Flow
• Flexibility with Choice of Industry-Standard Front-End Tools
• Efficient Design through Front-End Timing and Gate Optimization
ISP Support
• In-System Programming (ISP) via JTAG Port
SRAMs and FIFOs
• SmartGen Netlist Generation Ensures Optimal Usage of Embedded Memory Blocks
• 24 SRAM and FIFO Configurations with Synchronous and Asynchronous Operation up to 150 MHz (typical)
APA1000产品属性
- 类型
描述
- 型号
APA1000
- 制造商
ACTEL
- 制造商全称
Actel Corporation
- 功能描述
Ultra-Fast Local and Long-Line Network
| 供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
|---|---|---|---|---|---|---|---|
ACTEL/爱特 |
25+ |
QFP208 |
12496 |
ACTEL/爱特原装正品APA1000-PQ208即刻询购立享优惠#长期有货 |
|||
ACTEL |
17+ |
QFP |
6200 |
100%原装正品现货 |
|||
ACTEL |
2018+ |
BFQFP208 |
622 |
原装正品,诚信经营 |
|||
ACTEL |
24+ |
CQFP208 |
39500 |
进口原装现货 支持实单价优 |
|||
ACTEL |
24+ |
QFP |
1500 |
AI芯片,车规MCU原装现货/为新能源汽车电子行业采购保驾护航 |
|||
ACTEL |
23+ |
原厂封装 |
80 |
原装现货,真实库存! |
|||
ACTEL |
15+ |
NA |
200 |
受控型号特价订货只做全新进口原装-军工器 |
|||
ACTEL |
638 |
原装正品 |
|||||
ACTEL |
24+ |
QFP |
200 |
进口原装正品优势供应 |
|||
ACTEL |
2308+ |
QFP |
4862 |
只做进口原装!假一赔百!自己库存价优! |
APA1000-FG896I 价格
参考价格:¥12523.3899
APA1000 资料下载更多...
APA1000相关电子新闻
APA1000-CQ208M FPGA - 现场可编程门阵列
APA1000-CQ208M FPGA - 现场可编程门阵列
2020-11-27现场可编程门阵列APA1000-PQ208I原装现货
深圳市大唐盛世半导体有限公司 手 机:17727572380 。 电 话:0755-83226739 Q Q:626839837。 微信号:15096137729
2019-11-30
APA1000 芯片相关型号
Datasheet数据表PDF页码索引
- P1
- P2
- P3
- P4
- P5
- P6
- P7
- P8
- P9
- P10
- P11
- P12
- P13
- P14
- P15
- P16
- P17
- P18
- P19
- P20
- P21
- P22
- P23
- P24
- P25
- P26
- P27
- P28
- P29
- P30
- P31
- P32
- P33
- P34
- P35
- P36
- P37
- P38
- P39
- P40
- P41
- P42
- P43
- P44
- P45
- P46
- P47
- P48
- P49
- P50
- P51
- P52
- P53
- P54
- P55
- P56
- P57
- P58
- P59
- P60
- P61
- P62
- P63
- P64
- P65
- P66
- P67
- P68
- P69
- P70
- P71
- P72
- P73
- P74
- P75
- P76
- P77
- P78
- P79
- P80
- P81
- P82
- P83
- P84
- P85
- P86
- P87
- P88
- P89
- P90
- P91
- P92
- P93
- P94
- P95
- P96
- P97
- P98
- P99
- P100
- P101
- P102
- P103
- P104
- P105
- P106
- P107
- P108
