位置:APA075-TQG1152ES > APA075-TQG1152ES详情

APA075-TQG1152ES中文资料

厂家型号

APA075-TQG1152ES

文件大小

5078.17Kbytes

页面数量

178

功能描述

ProASIC Flash Family FPGAs

数据手册

下载地址一下载地址二到原厂下载

简称

ACTEL

生产厂商

Actel Corporation

中文名称

官网

APA075-TQG1152ES数据手册规格书PDF详情

Device Family Overview

The ProASICPLUS family of devices, Actel’s second generation family of flash FPGAs, offers enhanced performance over Actel’s ProASIC family. It combines the advantages of ASICs with the benefits of programmable devices through nonvolatile flash technology.

Features and Benefits

High Capacity

Commercial and Industrial

• 75,000 to 1 Million System Gates

• 27 K to 198 Kbits of Two-Port SRAM

• 66 to 712 User I/Os

Military

• 300, 000 to 1 Million System Gates

• 72 K to 198 Kbits of Two Port SRAM

• 158 to 712 User I/Os

Reprogrammable Flash Technology

• 0.22 µm 4 LM Flash-Based CMOS Process

• Live At Power-Up (LAPU) Level 0 Support

• Single-Chip Solution

• No Configuration Device Required

• Retains Programmed Design during Power-Down/Up Cycles

• Mil/Aero Devices Operate over Full Military Temperature Range

Performance

• 3.3 V, 32-Bit PCI, up to 50 MHz (33 MHz over military temperature)

• Two Integrated PLLs

• External System Performance up to 150 MHz

Secure Programming

• The Industry’s Most Effective Security Key (FlashLock®)

Low Power

• Low Impedance Flash Switches

• Segmented Hierarchical Routing Structure

• Small, Efficient, Configurable (Combinatorial or Sequential) Logic Cells

High Performance Routing Hierarchy

• Ultra-Fast Local and Long-Line Network

• High-Speed Very Long-Line Network

• High-Performance, Low Skew, Splittable Global Network

• 100 Routability and Utilization

I/O

• Schmitt-Trigger Option on Every Input

• 2.5 V / 3.3 V Support with Individually-Selectable Voltage and Slew Rate

• Bidirectional Global I/Os

• Compliance with PCI Specification Revision 2.2

• Boundary-Scan Test IEEE Std. 1149.1 (JTAG) Compliant

• Pin-Compatible Packages across the ProASICPLUS Family

Unique Clock Conditioning Circuitry

• PLL with Flexible Phase, Multiply/Divide, and Delay Capabilities

• Internal and/or External Dynamic PLL Configuration

• Two LVPECL Differential Pairs for Clock or Data Inputs

Standard FPGA and ASIC Design Flow

• Flexibility with Choice of Industry-Standard Front-End Tools

• Efficient Design through Front-End Timing and Gate Optimization

ISP Support

• In-System Programming (ISP) via JTAG Port

SRAMs and FIFOs

• SmartGen Netlist Generation Ensures Optimal Usage of Embedded Memory Blocks

• 24 SRAM and FIFO Configurations with Synchronous and Asynchronous Operation up to 150 MHz (typical)

更新时间:2025-8-17 20:00:00
供应商 型号 品牌 批号 封装 库存 备注 价格
ACTEL
25+
TQFP144
36
原装正品,欢迎来电咨询!
ACTEL
24+
TQFP144
25161
公司现货库存 支持实单
ACTEL
21+
TQFP-144
836
原装现货假一赔十
ACTEL
0805+
TQFP-144
1145
全新原装现货绝对自己公司特价库
ACTEL
23+
TQFP-144
5000
原装正品,假一罚十
ACTEL
2020+
QFP144
600
百分百原装正品 真实公司现货库存 本公司只做原装 可
ACTEL
25+23+
QFP144
44367
绝对原装正品全新进口深圳现货
ACTEL
20+
QFP144
2800
绝对全新原装现货,欢迎来电查询
ACTEL
21+
QFP144
1341
只做原装正品,不止网上数量,欢迎电话微信查询!
ACTEL/爱特
25+
25000
原厂原包 深圳现货 主打品牌 假一赔百 可开票!