型号 功能描述 生产厂家 企业 LOGO 操作
74HC109PW

Dual JK flip-flop with set and reset; positive-edge trigger

GENERAL DESCRIPTION The 74HC/HCT109 are high-speed Si-gate CMOS devices and are pin compatible with low power Schottky TTL (LSTTL). They are specified in compliance with JEDEC standard no. 7A. The 74HC/HCT109 are dual positive-edge triggered, JK flip-flops with individual J, K inputs, clock (CP)

Philips

飞利浦

74HC109PW

Dual JK flip-flop with set and reset; positive-edge-trigger

1. General description The 74HC109; 74HCT109 is a dual positive edge triggered JK flip-flop featuring individual J and K inputs, clock (CP) inputs, set (SD) and reset (RD) inputs and complementary Q and Q outputs. The set and reset are asynchronous active LOW inputs and operate independently of

NEXPERIA

安世

74HC109PW

Dual JK flip-flop with set and reset; positive-edge-trigger

NEXPERIA

安世

Dual JK flip-flop with set and reset; positive-edge trigger

GENERAL DESCRIPTION The 74HC/HCT109 are high-speed Si-gate CMOS devices and are pin compatible with low power Schottky TTL (LSTTL). They are specified in compliance with JEDEC standard no. 7A. The 74HC/HCT109 are dual positive-edge triggered, JK flip-flops with individual J, K inputs, clock (CP)

Philips

飞利浦

Dual JK flip-flop with set and reset; positive-edge-trigger

1. General description The 74HC109; 74HCT109 is a dual positive edge triggered JK flip-flop featuring individual J and K inputs, clock (CP) inputs, set (SD) and reset (RD) inputs and complementary Q and Q outputs. The set and reset are asynchronous active LOW inputs and operate independently of

NEXPERIA

安世

High Speed CMOS Logic

Features Output Drive Capability: 10 LSTTL Loads Low Input Current: 1μA Outputs directly interface CMOS, NMOS and TTL Operating Voltage Range: 2V to 6V CMOS High Noise Immunity Function compatible with 74LS109.

SS

High Speed CMOS Logic

文件:643.32 Kbytes Page:6 Pages

SS

Dual JK flip-flop with set and reset; positive-edge trigger

GENERAL DESCRIPTION The 74HC/HCT109 are high-speed Si-gate CMOS devices and are pin compatible with low power Schottky TTL (LSTTL). They are specified in compliance with JEDEC standard no. 7A. The 74HC/HCT109 are dual positive-edge triggered, JK flip-flops with individual J, K inputs, clock (CP)

Philips

飞利浦

更新时间:2025-11-20 23:00:00
IC供应商 芯片型号 品牌 批号 封装 库存 备注 价格
TOSHIBA/东芝
24+
NA/
3430
原装现货,当天可交货,原型号开票
TOSHIBA
24+
SOP-14
80000
只做自己库存 全新原装进口正品假一赔百 可开13%增
TOS
25+
SOP5.2
2987
只售原装自家现货!诚信经营!欢迎来电!
ST
23+
SOP16
16900
正规渠道,只有原装!
TOSHIBA
原厂封装
9800
原装进口公司现货假一赔百
ST/意法
23+
SOP
15991
原厂授权代理,海外优势订货渠道。可提供大量库存,详
TOS
24+
DIP
300
只做原装正品现货 欢迎来电查询15919825718
TOS
DIP
68500
一级代理 原装正品假一罚十价格优势长期供货
PHI
NEW
TSSOP
12300
代理全系列销售,全新原装正品,价格优势,长期供应,量大可订
ST
24+
SOP
3500
原装现货,可开13%税票

74HC109PW数据表相关新闻