型号 功能描述 生产厂家 企业 LOGO 操作
74HC109PW

Dual JK flip-flop with set and reset; positive-edge trigger

GENERAL DESCRIPTION The 74HC/HCT109 are high-speed Si-gate CMOS devices and are pin compatible with low power Schottky TTL (LSTTL). They are specified in compliance with JEDEC standard no. 7A. The 74HC/HCT109 are dual positive-edge triggered, JK flip-flops with individual J, K inputs, clock (CP)

Philips

飞利浦

74HC109PW

Dual JK flip-flop with set and reset; positive-edge-trigger

1. General description The 74HC109; 74HCT109 is a dual positive edge triggered JK flip-flop featuring individual J and K inputs, clock (CP) inputs, set (SD) and reset (RD) inputs and complementary Q and Q outputs. The set and reset are asynchronous active LOW inputs and operate independently of

NEXPERIANexperia B.V. All rights reserved

安世安世半导体(中国)有限公司

74HC109PW

Dual JK flip-flop with set and reset; positive-edge-trigger

NEXPERIANexperia B.V. All rights reserved

安世安世半导体(中国)有限公司

Dual JK flip-flop with set and reset; positive-edge trigger

GENERAL DESCRIPTION The 74HC/HCT109 are high-speed Si-gate CMOS devices and are pin compatible with low power Schottky TTL (LSTTL). They are specified in compliance with JEDEC standard no. 7A. The 74HC/HCT109 are dual positive-edge triggered, JK flip-flops with individual J, K inputs, clock (CP)

Philips

飞利浦

Dual JK flip-flop with set and reset; positive-edge-trigger

1. General description The 74HC109; 74HCT109 is a dual positive edge triggered JK flip-flop featuring individual J and K inputs, clock (CP) inputs, set (SD) and reset (RD) inputs and complementary Q and Q outputs. The set and reset are asynchronous active LOW inputs and operate independently of

NEXPERIANexperia B.V. All rights reserved

安世安世半导体(中国)有限公司

High Speed CMOS Logic

Features Output Drive Capability: 10 LSTTL Loads Low Input Current: 1μA Outputs directly interface CMOS, NMOS and TTL Operating Voltage Range: 2V to 6V CMOS High Noise Immunity Function compatible with 74LS109.

SS

High Speed CMOS Logic

文件:643.32 Kbytes Page:6 Pages

SS

Dual JK flip-flop with set and reset; positive-edge trigger

GENERAL DESCRIPTION The 74HC/HCT109 are high-speed Si-gate CMOS devices and are pin compatible with low power Schottky TTL (LSTTL). They are specified in compliance with JEDEC standard no. 7A. The 74HC/HCT109 are dual positive-edge triggered, JK flip-flops with individual J, K inputs, clock (CP)

Philips

飞利浦

更新时间:2025-9-27 14:53:00
IC供应商 芯片型号 品牌 批号 封装 库存 备注 价格
TOSHIBA/东芝
2402+
DIP
8324
原装正品!实单价优!
TOS
25+
SOP
3000
全新原装、诚信经营、公司现货销售
TOSHIBA
24+
SOP-14
80000
只做自己库存 全新原装进口正品假一赔百 可开13%增
TOSHIBA
96+
SOP-14
155
一级代理,专注军工、汽车、医疗、工业、新能源、电力
TOS
99/00+
DIP
550
原装现货海量库存欢迎咨询
24+
5000
公司存货
PHI
23+
TSSOP
12300
ST
24+
SOP
3500
原装现货,可开13%税票
ST
2023+
SOP
50000
原装现货
TOSHIBA
23+
SOP-14
50000
全新原装正品现货,支持订货

74HC109PW数据表相关新闻